mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-25 04:23:46 +00:00
83d290c56f
When U-Boot started using SPDX tags we were among the early adopters and there weren't a lot of other examples to borrow from. So we picked the area of the file that usually had a full license text and replaced it with an appropriate SPDX-License-Identifier: entry. Since then, the Linux Kernel has adopted SPDX tags and they place it as the very first line in a file (except where shebangs are used, then it's second line) and with slightly different comment styles than us. In part due to community overlap, in part due to better tag visibility and in part for other minor reasons, switch over to that style. This commit changes all instances where we have a single declared license in the tag as both the before and after are identical in tag contents. There's also a few places where I found we did not have a tag and have introduced one. Signed-off-by: Tom Rini <trini@konsulko.com>
133 lines
4 KiB
C
133 lines
4 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* (C) 2015 Hans de Goede <hdegoede@redhat.com>
|
|
*/
|
|
|
|
/*
|
|
* Support for the ANX9804 bridge chip, which can take pixel data coming
|
|
* from a parallel LCD interface and translate it on the flight into a DP
|
|
* interface for driving eDP TFT displays.
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <i2c.h>
|
|
#include "anx98xx-edp.h"
|
|
#include "anx9804.h"
|
|
|
|
/**
|
|
* anx9804_init() - Init anx9804 parallel lcd to edp bridge chip
|
|
*
|
|
* This function will init an anx9804 parallel lcd to dp bridge chip
|
|
* using the passed in parameters.
|
|
*
|
|
* @i2c_bus: Number of the i2c bus to which the anx9804 is connected.
|
|
* @lanes: Number of displayport lanes to use
|
|
* @data_rate: Register value for the bandwidth reg 0x06: 1.62G, 0x0a: 2.7G
|
|
* @bpp: Bits per pixel, must be 18 or 24
|
|
*/
|
|
void anx9804_init(unsigned int i2c_bus, u8 lanes, u8 data_rate, int bpp)
|
|
{
|
|
unsigned int orig_i2c_bus = i2c_get_bus_num();
|
|
u8 c, colordepth;
|
|
int i;
|
|
|
|
i2c_set_bus_num(i2c_bus);
|
|
|
|
if (bpp == 18)
|
|
colordepth = 0x00; /* 6 bit */
|
|
else
|
|
colordepth = 0x10; /* 8 bit */
|
|
|
|
/* Reset */
|
|
i2c_reg_write(0x39, ANX9804_RST_CTRL_REG, 1);
|
|
mdelay(100);
|
|
i2c_reg_write(0x39, ANX9804_RST_CTRL_REG, 0);
|
|
|
|
/* Write 0 to the powerdown reg (powerup everything) */
|
|
i2c_reg_write(0x39, ANX9804_POWERD_CTRL_REG, 0);
|
|
|
|
c = i2c_reg_read(0x39, ANX9804_DEV_IDH_REG);
|
|
if (c != 0x98) {
|
|
printf("Error anx9804 chipid mismatch\n");
|
|
i2c_set_bus_num(orig_i2c_bus);
|
|
return;
|
|
}
|
|
|
|
for (i = 0; i < 100; i++) {
|
|
c = i2c_reg_read(0x38, ANX9804_SYS_CTRL2_REG);
|
|
i2c_reg_write(0x38, ANX9804_SYS_CTRL2_REG, c);
|
|
c = i2c_reg_read(0x38, ANX9804_SYS_CTRL2_REG);
|
|
if ((c & ANX9804_SYS_CTRL2_CHA_STA) == 0)
|
|
break;
|
|
|
|
mdelay(5);
|
|
}
|
|
if (i == 100)
|
|
printf("Error anx9804 clock is not stable\n");
|
|
|
|
i2c_reg_write(0x39, ANX9804_VID_CTRL2_REG, colordepth);
|
|
|
|
/* Set a bunch of analog related register values */
|
|
i2c_reg_write(0x38, ANX9804_PLL_CTRL_REG, 0x07);
|
|
i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL3, 0x19);
|
|
i2c_reg_write(0x39, ANX9804_PLL_CTRL3, 0xd9);
|
|
i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG, ANX9804_RST_CTRL2_AC_MODE);
|
|
i2c_reg_write(0x39, ANX9804_ANALOG_DEBUG_REG1, 0xf0);
|
|
i2c_reg_write(0x39, ANX9804_ANALOG_DEBUG_REG3, 0x99);
|
|
i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL1, 0x7b);
|
|
i2c_reg_write(0x38, ANX9804_LINK_DEBUG_REG, 0x30);
|
|
i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL, 0x06);
|
|
|
|
/* Force HPD */
|
|
i2c_reg_write(0x38, ANX9804_SYS_CTRL3_REG,
|
|
ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL);
|
|
|
|
/* Power up and configure lanes */
|
|
i2c_reg_write(0x38, ANX9804_ANALOG_POWER_DOWN_REG, 0x00);
|
|
i2c_reg_write(0x38, ANX9804_TRAINING_LANE0_SET_REG, 0x00);
|
|
i2c_reg_write(0x38, ANX9804_TRAINING_LANE1_SET_REG, 0x00);
|
|
i2c_reg_write(0x38, ANX9804_TRAINING_LANE2_SET_REG, 0x00);
|
|
i2c_reg_write(0x38, ANX9804_TRAINING_LANE3_SET_REG, 0x00);
|
|
|
|
/* Reset AUX CH */
|
|
i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG,
|
|
ANX9804_RST_CTRL2_AC_MODE | ANX9804_RST_CTRL2_AUX);
|
|
i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG,
|
|
ANX9804_RST_CTRL2_AC_MODE);
|
|
|
|
/* Powerdown audio and some other unused bits */
|
|
i2c_reg_write(0x39, ANX9804_POWERD_CTRL_REG, ANX9804_POWERD_AUDIO);
|
|
i2c_reg_write(0x38, ANX9804_HDCP_CONTROL_0_REG, 0x00);
|
|
i2c_reg_write(0x38, 0xa7, 0x00);
|
|
|
|
/* Set data-rate / lanes */
|
|
i2c_reg_write(0x38, ANX9804_LINK_BW_SET_REG, data_rate);
|
|
i2c_reg_write(0x38, ANX9804_LANE_COUNT_SET_REG, lanes);
|
|
|
|
/* Link training */
|
|
i2c_reg_write(0x38, ANX9804_LINK_TRAINING_CTRL_REG,
|
|
ANX9804_LINK_TRAINING_CTRL_EN);
|
|
mdelay(5);
|
|
for (i = 0; i < 100; i++) {
|
|
c = i2c_reg_read(0x38, ANX9804_LINK_TRAINING_CTRL_REG);
|
|
if ((c & 0x01) == 0)
|
|
break;
|
|
|
|
mdelay(5);
|
|
}
|
|
if(i == 100) {
|
|
printf("Error anx9804 link training timeout\n");
|
|
i2c_set_bus_num(orig_i2c_bus);
|
|
return;
|
|
}
|
|
|
|
/* Enable */
|
|
i2c_reg_write(0x39, ANX9804_VID_CTRL1_REG,
|
|
ANX9804_VID_CTRL1_VID_EN | ANX9804_VID_CTRL1_EDGE);
|
|
/* Force stream valid */
|
|
i2c_reg_write(0x38, ANX9804_SYS_CTRL3_REG,
|
|
ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL |
|
|
ANX9804_SYS_CTRL3_F_VALID | ANX9804_SYS_CTRL3_VALID_CTRL);
|
|
|
|
i2c_set_bus_num(orig_i2c_bus);
|
|
}
|