mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-13 14:53:06 +00:00
5e6c069b2c
Add a driver for the Intel XWAY GbE PHY: - configure RGMII using dt phy-mode and standard delay properties - use genphy_config Signed-off-by: Tim Harvey <tharvey@gateworks.com>
48 lines
1.2 KiB
C
48 lines
1.2 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
#include <common.h>
|
|
#include <phy.h>
|
|
#include <linux/bitfield.h>
|
|
|
|
#define XWAY_MDIO_MIICTRL 0x17 /* mii control */
|
|
|
|
#define XWAY_MDIO_MIICTRL_RXSKEW_MASK GENMASK(14, 12)
|
|
#define XWAY_MDIO_MIICTRL_TXSKEW_MASK GENMASK(10, 8)
|
|
|
|
static int xway_config(struct phy_device *phydev)
|
|
{
|
|
ofnode node = phy_get_ofnode(phydev);
|
|
u32 val = 0;
|
|
|
|
if (ofnode_valid(node)) {
|
|
u32 rx_delay, tx_delay;
|
|
|
|
rx_delay = ofnode_read_u32_default(node, "rx-internal-delay-ps", 2000);
|
|
tx_delay = ofnode_read_u32_default(node, "tx-internal-delay-ps", 2000);
|
|
val |= FIELD_PREP(XWAY_MDIO_MIICTRL_TXSKEW_MASK, rx_delay / 500);
|
|
val |= FIELD_PREP(XWAY_MDIO_MIICTRL_RXSKEW_MASK, tx_delay / 500);
|
|
phy_modify(phydev, MDIO_DEVAD_NONE, XWAY_MDIO_MIICTRL,
|
|
XWAY_MDIO_MIICTRL_TXSKEW_MASK |
|
|
XWAY_MDIO_MIICTRL_RXSKEW_MASK, val);
|
|
}
|
|
|
|
genphy_config_aneg(phydev);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct phy_driver XWAY_driver = {
|
|
.name = "XWAY",
|
|
.uid = 0xD565A400,
|
|
.mask = 0xffffff00,
|
|
.features = PHY_GBIT_FEATURES,
|
|
.config = xway_config,
|
|
.startup = genphy_startup,
|
|
.shutdown = genphy_shutdown,
|
|
};
|
|
|
|
int phy_xway_init(void)
|
|
{
|
|
phy_register(&XWAY_driver);
|
|
|
|
return 0;
|
|
}
|