mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-12 16:07:30 +00:00
9ed303dfa9
This patch add base support for LX2162AQDS board. LX2162AQDS board supports LX2162A family SoCs. This patch add basic support of platform. Signed-off-by: Ioana Ciornei <ioana.ciornei@nxp.com> Signed-off-by: Zhao Qiang <qiang.zhao@nxp.com> Signed-off-by: hui.song <hui.song_1@nxp.com> Signed-off-by: Manish Tomar <manish.tomar@nxp.com> Signed-off-by: Vikas Singh <vikas.singh@nxp.com> Signed-off-by: Meenakshi Aggarwal <meenakshi.aggarwal@nxp.com> [Rebased] Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
58 lines
1 KiB
Text
58 lines
1 KiB
Text
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
|
/*
|
|
* NXP LX2162AQDS device tree source for the SERDES block #1 - protocol 17
|
|
*
|
|
* Some assumptions are made:
|
|
* * mezzanine card M8 is connected to IO SLOT1 (25g-aui for DPMAC 3,4,5,6)
|
|
*
|
|
* Copyright 2020 NXP
|
|
*
|
|
*/
|
|
|
|
#include "fsl-lx2160a-qds.dtsi"
|
|
|
|
&dpmac3 {
|
|
status = "okay";
|
|
phy-handle = <&inphi_phy0>;
|
|
phy-connection-type = "25g-aui";
|
|
};
|
|
|
|
&dpmac4 {
|
|
status = "okay";
|
|
phy-handle = <&inphi_phy1>;
|
|
phy-connection-type = "25g-aui";
|
|
};
|
|
|
|
&dpmac5 {
|
|
status = "okay";
|
|
phy-handle = <&inphi_phy2>;
|
|
phy-connection-type = "25g-aui";
|
|
};
|
|
|
|
&dpmac6 {
|
|
status = "okay";
|
|
phy-handle = <&inphi_phy3>;
|
|
phy-connection-type = "25g-aui";
|
|
};
|
|
|
|
&emdio1_slot1 {
|
|
inphi_phy0: ethernet-phy@0 {
|
|
compatible = "ethernet-phy-id0210.7440";
|
|
reg = <0x0>;
|
|
};
|
|
|
|
inphi_phy1: ethernet-phy@1 {
|
|
compatible = "ethernet-phy-id0210.7440";
|
|
reg = <0x1>;
|
|
};
|
|
|
|
inphi_phy2: ethernet-phy@2 {
|
|
compatible = "ethernet-phy-id0210.7440";
|
|
reg = <0x2>;
|
|
};
|
|
|
|
inphi_phy3: ethernet-phy@3 {
|
|
compatible = "ethernet-phy-id0210.7440";
|
|
reg = <0x3>;
|
|
};
|
|
};
|