mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-02 09:30:10 +00:00
df8a24cdd3
The latest changes showed a problem with the location of the NAND-SPL image in the OCM and the init-data area (incl. cache). This patch fixes this problem. Signed-off-by: Stefan Roese <sr@denx.de>
47 lines
1.4 KiB
Makefile
47 lines
1.4 KiB
Makefile
#
|
|
# (C) Copyright 2007
|
|
# Stefan Roese, DENX Software Engineering, sr@denx.de.
|
|
#
|
|
# See file CREDITS for list of people who contributed to this
|
|
# project.
|
|
#
|
|
# This program is free software; you can redistribute it and/or
|
|
# modify it under the terms of the GNU General Public License as
|
|
# published by the Free Software Foundation; either version 2 of
|
|
# the License, or (at your option) any later version.
|
|
#
|
|
# This program is distributed in the hope that it will be useful,
|
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
# GNU General Public License for more details.
|
|
#
|
|
# You should have received a copy of the GNU General Public License
|
|
# along with this program; if not, write to the Free Software
|
|
# Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
# MA 02111-1307 USA
|
|
#
|
|
#
|
|
# AMCC 405EZ Reference Platform (Acadia) board
|
|
#
|
|
|
|
#
|
|
# TEXT_BASE for SPL:
|
|
#
|
|
# On 4xx platforms the SPL is located at 0xfffff000...0xffffffff,
|
|
# in the last 4kBytes of memory space in cache.
|
|
# We will copy this SPL into internal SRAM in start.S. So we set
|
|
# TEXT_BASE to starting address in internal SRAM here.
|
|
#
|
|
TEXT_BASE = 0xf8004000
|
|
|
|
# PAD_TO used to generate a 16kByte binary needed for the combined image
|
|
# -> PAD_TO = TEXT_BASE + 0x4000
|
|
PAD_TO = 0xf8008000
|
|
|
|
ifeq ($(debug),1)
|
|
PLATFORM_CPPFLAGS += -DDEBUG
|
|
endif
|
|
|
|
ifeq ($(dbcr),1)
|
|
PLATFORM_CPPFLAGS += -DCFG_INIT_DBCR=0x8cff0000
|
|
endif
|