mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-25 06:00:43 +00:00
86cf1c8285
We have the following cases: - CONFIG_NR_DRAM_BANKS was defined, migrate normally - CONFIG_NR_DRAM_BANKS_MAX was defined and then used for CONFIG_NR_DRAM_BANKS after a check, just migrate it over now. - CONFIG_NR_DRAM_BANKS was very oddly defined on p2771-0000-* (to 1024 + 2), set this to 8. Signed-off-by: Tom Rini <trini@konsulko.com>
51 lines
1.3 KiB
C
51 lines
1.3 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (c) 2013-2016, NVIDIA CORPORATION.
|
|
*/
|
|
|
|
#ifndef _P2771_0000_H
|
|
#define _P2771_0000_H
|
|
|
|
#include <linux/sizes.h>
|
|
|
|
#include "tegra186-common.h"
|
|
|
|
/* High-level configuration options */
|
|
#define CONFIG_TEGRA_BOARD_STRING "NVIDIA P2771-0000"
|
|
|
|
/* I2C */
|
|
#define CONFIG_SYS_I2C_TEGRA
|
|
|
|
/* Environment in eMMC, at the end of 2nd "boot sector" */
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
#define CONFIG_SYS_MMC_ENV_PART 2
|
|
#define CONFIG_ENV_OFFSET (-CONFIG_ENV_SIZE)
|
|
|
|
/* PCI host support */
|
|
|
|
#define BOARD_EXTRA_ENV_SETTINGS \
|
|
"calculated_vars=kernel_addr_r fdt_addr_r scriptaddr pxefile_addr_r " \
|
|
"ramdisk_addr_r\0" \
|
|
"kernel_addr_r_align=00200000\0" \
|
|
"kernel_addr_r_offset=00080000\0" \
|
|
"kernel_addr_r_size=02000000\0" \
|
|
"kernel_addr_r_aliases=loadaddr\0" \
|
|
"fdt_addr_r_align=00200000\0" \
|
|
"fdt_addr_r_offset=00000000\0" \
|
|
"fdt_addr_r_size=00200000\0" \
|
|
"scriptaddr_align=00200000\0" \
|
|
"scriptaddr_offset=00000000\0" \
|
|
"scriptaddr_size=00200000\0" \
|
|
"pxefile_addr_r_align=00200000\0" \
|
|
"pxefile_addr_r_offset=00000000\0" \
|
|
"pxefile_addr_r_size=00200000\0" \
|
|
"ramdisk_addr_r_align=00200000\0" \
|
|
"ramdisk_addr_r_offset=00000000\0" \
|
|
"ramdisk_addr_r_size=02000000\0"
|
|
|
|
#include "tegra-common-post.h"
|
|
|
|
/* Crystal is 38.4MHz. clk_m runs at half that rate */
|
|
#define COUNTER_FREQUENCY 19200000
|
|
|
|
#endif
|