mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-25 12:33:41 +00:00
2d934e5703
This setting will be used by more than just ivybridge so make it common. Also rename it to PCIE_ECAM_BASE which is a more descriptive name. Signed-off-by: Simon Glass <sjg@chromium.org> Reviewed-by: Bin Meng <bmeng.cn@gmail.com>
40 lines
679 B
Text
40 lines
679 B
Text
if TARGET_CHROMEBOOK_LINK
|
|
|
|
config SYS_BOARD
|
|
default "chromebook_link"
|
|
|
|
config SYS_VENDOR
|
|
default "google"
|
|
|
|
config SYS_SOC
|
|
default "ivybridge"
|
|
|
|
config SYS_CONFIG_NAME
|
|
default "chromebook_link"
|
|
|
|
config BOARD_SPECIFIC_OPTIONS # dummy
|
|
def_bool y
|
|
select X86_RESET_VECTOR
|
|
select CPU_INTEL_SOCKET_RPGA989
|
|
select NORTHBRIDGE_INTEL_IVYBRIDGE
|
|
select SOUTHBRIDGE_INTEL_C216
|
|
select HAVE_ACPI_RESUME
|
|
select MARK_GRAPHICS_MEM_WRCOMB
|
|
select BOARD_ROMSIZE_KB_8192
|
|
|
|
config PCIE_ECAM_BASE
|
|
default 0xf0000000
|
|
|
|
config EARLY_POST_CROS_EC
|
|
bool "Enable early post to Chrome OS EC"
|
|
default y
|
|
|
|
config SYS_CAR_ADDR
|
|
hex
|
|
default 0xff7e0000
|
|
|
|
config SYS_CAR_SIZE
|
|
hex
|
|
default 0x20000
|
|
|
|
endif
|