mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-27 05:23:34 +00:00
b617a0d7b8
This patch adds the option to configure a comphy to 5G XFI mode. In order to configure the comphy to 5G XFI, update the comphy node in the device-tree: phy2 { phy-type = <PHY_TYPE_SFI>; phy-speed = <PHY_SPEED_5_15625G>; }; Signed-off-by: Igal Liberman <igall@marvell.com> Signed-off-by: Stefan Roese <sr@denx.de> Reviewed-by: Stefan Roese <sr@denx.de>
63 lines
1.6 KiB
C
63 lines
1.6 KiB
C
/*
|
|
* Copyright (C) 2015-2016 Marvell International Ltd.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
#ifndef _COMPHY_DATA_H_
|
|
#define _COMPHY_DATA_H_
|
|
|
|
#define PHY_SPEED_1_25G 0
|
|
#define PHY_SPEED_1_5G 1
|
|
#define PHY_SPEED_2_5G 2
|
|
#define PHY_SPEED_3G 3
|
|
#define PHY_SPEED_3_125G 4
|
|
#define PHY_SPEED_5G 5
|
|
#define PHY_SPEED_5_15625G 6
|
|
#define PHY_SPEED_6G 7
|
|
#define PHY_SPEED_6_25G 8
|
|
#define PHY_SPEED_10_3125G 9
|
|
#define PHY_SPEED_MAX 10
|
|
#define PHY_SPEED_INVALID 0xff
|
|
|
|
#define PHY_TYPE_UNCONNECTED 0
|
|
#define PHY_TYPE_PEX0 1
|
|
#define PHY_TYPE_PEX1 2
|
|
#define PHY_TYPE_PEX2 3
|
|
#define PHY_TYPE_PEX3 4
|
|
#define PHY_TYPE_SATA0 5
|
|
#define PHY_TYPE_SATA1 6
|
|
#define PHY_TYPE_SATA2 7
|
|
#define PHY_TYPE_SATA3 8
|
|
#define PHY_TYPE_SGMII0 9
|
|
#define PHY_TYPE_SGMII1 10
|
|
#define PHY_TYPE_SGMII2 11
|
|
#define PHY_TYPE_SGMII3 12
|
|
#define PHY_TYPE_QSGMII 13
|
|
#define PHY_TYPE_USB3_HOST0 14
|
|
#define PHY_TYPE_USB3_HOST1 15
|
|
#define PHY_TYPE_USB3_DEVICE 16
|
|
#define PHY_TYPE_XAUI0 17
|
|
#define PHY_TYPE_XAUI1 18
|
|
#define PHY_TYPE_XAUI2 19
|
|
#define PHY_TYPE_XAUI3 20
|
|
#define PHY_TYPE_RXAUI0 21
|
|
#define PHY_TYPE_RXAUI1 22
|
|
#define PHY_TYPE_SFI 23
|
|
#define PHY_TYPE_IGNORE 24
|
|
#define PHY_TYPE_MAX 25
|
|
#define PHY_TYPE_INVALID 0xff
|
|
|
|
#define PHY_POLARITY_NO_INVERT 0
|
|
#define PHY_POLARITY_TXD_INVERT 1
|
|
#define PHY_POLARITY_RXD_INVERT 2
|
|
#define PHY_POLARITY_ALL_INVERT \
|
|
(PHY_POLARITY_TXD_INVERT | PHY_POLARITY_RXD_INVERT)
|
|
|
|
#define UTMI_PHY_TO_USB3_HOST0 0
|
|
#define UTMI_PHY_TO_USB3_HOST1 1
|
|
#define UTMI_PHY_TO_USB3_DEVICE0 2
|
|
#define UTMI_PHY_INVALID 0xff
|
|
|
|
#endif /* _COMPHY_DATA_H_ */
|
|
|