mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-10-01 20:02:25 +00:00
1791b1f97f
MMDC1_MDOR.RST_to_CKE should be set to 500 µs according to the JEDEC specification for DDR3. With a cycle of 15.258 µs, this gives 33 cycles encoded as 0x23 for the bit-field MMDC1_MDOR[5:0]. Signed-off-by: Benoît Thébaudeau <benoit.thebaudeau@advansee.com> |
||
---|---|---|
.. | ||
mx6q_4x_mt41j128.cfg |