mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-12 16:07:30 +00:00
1238d0143a
So far U-Boot was hard coding a (surely sufficient) memory size of 512 MB, even though all machines out there have at least 4GB of DRAM. Since U-Boot uses its memory knowledge to populate the EFI memory map, we are missing out here, at best losing everything beyond 4GB on Midway boxes (which typically come with 8GB of DRAM). Since the management processor populated the DT memory node already with the detected DRAM size and configuration, we use that to populate U-Boot's memory bank information, which is the base for the UEFI memory map. This finally allows us to get rid of the NR_DRAM_BANKS=0 hack, that we had in place to avoid U-Boot messing up the DT memory node before loading the kernel. Also, to cover the whole of memory, we need to enable PHYS_64BIT. Signed-off-by: Andre Przywara <andre.przywara@arm.com>
151 lines
2.9 KiB
C
151 lines
2.9 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Copyright 2010-2011 Calxeda, Inc.
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <ahci.h>
|
|
#include <cpu_func.h>
|
|
#include <env.h>
|
|
#include <fdt_support.h>
|
|
#include <fdtdec.h>
|
|
#include <init.h>
|
|
#include <net.h>
|
|
#include <scsi.h>
|
|
#include <asm/global_data.h>
|
|
|
|
#include <linux/sizes.h>
|
|
#include <asm/io.h>
|
|
|
|
#define HB_AHCI_BASE 0xffe08000
|
|
|
|
#define HB_SCU_A9_PWR_STATUS 0xfff10008
|
|
#define HB_SREG_A9_PWR_REQ 0xfff3cf00
|
|
#define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04
|
|
#define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20
|
|
#define HB_SREG_A15_PWR_CTRL 0xfff3c200
|
|
|
|
#define HB_PWR_SUSPEND 0
|
|
#define HB_PWR_SOFT_RESET 1
|
|
#define HB_PWR_HARD_RESET 2
|
|
#define HB_PWR_SHUTDOWN 3
|
|
|
|
#define PWRDOM_STAT_SATA 0x80000000
|
|
#define PWRDOM_STAT_PCI 0x40000000
|
|
#define PWRDOM_STAT_EMMC 0x20000000
|
|
|
|
#define HB_SCU_A9_PWR_NORMAL 0
|
|
#define HB_SCU_A9_PWR_DORMANT 2
|
|
#define HB_SCU_A9_PWR_OFF 3
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
void cphy_disable_overrides(void);
|
|
|
|
/*
|
|
* Miscellaneous platform dependent initialisations
|
|
*/
|
|
int board_init(void)
|
|
{
|
|
icache_enable();
|
|
|
|
return 0;
|
|
}
|
|
|
|
#ifdef CONFIG_SCSI_AHCI_PLAT
|
|
void scsi_init(void)
|
|
{
|
|
u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
|
|
|
|
cphy_disable_overrides();
|
|
if (reg & PWRDOM_STAT_SATA) {
|
|
ahci_init((void __iomem *)HB_AHCI_BASE);
|
|
scsi_scan(true);
|
|
}
|
|
}
|
|
#endif
|
|
|
|
#ifdef CONFIG_MISC_INIT_R
|
|
int misc_init_r(void)
|
|
{
|
|
char envbuffer[16];
|
|
u32 boot_choice;
|
|
|
|
boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff;
|
|
sprintf(envbuffer, "bootcmd%d", boot_choice);
|
|
if (env_get(envbuffer)) {
|
|
sprintf(envbuffer, "run bootcmd%d", boot_choice);
|
|
env_set("bootcmd", envbuffer);
|
|
} else
|
|
env_set("bootcmd", "");
|
|
|
|
return 0;
|
|
}
|
|
#endif
|
|
|
|
int dram_init(void)
|
|
{
|
|
return fdtdec_setup_mem_size_base();
|
|
}
|
|
|
|
int dram_init_banksize(void)
|
|
{
|
|
return fdtdec_setup_memory_banksize();
|
|
}
|
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
|
int ft_board_setup(void *fdt, struct bd_info *bd)
|
|
{
|
|
static const char disabled[] = "disabled";
|
|
u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
|
|
|
|
if (!(reg & PWRDOM_STAT_SATA))
|
|
do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status",
|
|
disabled, sizeof(disabled), 1);
|
|
|
|
if (!(reg & PWRDOM_STAT_EMMC))
|
|
do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status",
|
|
disabled, sizeof(disabled), 1);
|
|
|
|
return 0;
|
|
}
|
|
#endif
|
|
|
|
void *board_fdt_blob_setup(void)
|
|
{
|
|
/*
|
|
* The ECME management processor loads the DTB from NOR flash
|
|
* into DRAM (at 4KB), where it gets patched to contain the
|
|
* detected memory size.
|
|
*/
|
|
return (void *)0x1000;
|
|
}
|
|
|
|
static int is_highbank(void)
|
|
{
|
|
uint32_t midr;
|
|
|
|
asm volatile ("mrc p15, 0, %0, c0, c0, 0\n" : "=r"(midr));
|
|
|
|
return (midr & 0xfff0) == 0xc090;
|
|
}
|
|
|
|
void reset_cpu(void)
|
|
{
|
|
writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ);
|
|
if (is_highbank())
|
|
writeb(HB_SCU_A9_PWR_OFF, HB_SCU_A9_PWR_STATUS);
|
|
else
|
|
writel(0x1, HB_SREG_A15_PWR_CTRL);
|
|
|
|
wfi();
|
|
}
|
|
|
|
/*
|
|
* turn off the override before transferring control to Linux, since Linux
|
|
* may not support spread spectrum.
|
|
*/
|
|
void arch_preboot_os(void)
|
|
{
|
|
cphy_disable_overrides();
|
|
}
|