mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-29 16:10:58 +00:00
3c5d0e34f6
We can reset the SoC using some CRU (clock/reset unit) registers. Add support for this. Signed-off-by: Simon Glass <sjg@chromium.org>
47 lines
962 B
C
47 lines
962 B
C
/*
|
|
* (C) Copyright 2015 Google, Inc
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <dm.h>
|
|
#include <errno.h>
|
|
#include <reset.h>
|
|
#include <asm/io.h>
|
|
#include <asm/arch/clock.h>
|
|
#include <asm/arch/cru_rk3288.h>
|
|
#include <asm/arch/hardware.h>
|
|
#include <linux/err.h>
|
|
|
|
int rk3288_reset_request(struct udevice *dev, enum reset_t type)
|
|
{
|
|
struct rk3288_cru *cru = rockchip_get_cru();
|
|
|
|
if (IS_ERR(cru))
|
|
return PTR_ERR(cru);
|
|
switch (type) {
|
|
case RESET_WARM:
|
|
writel(RK_CLRBITS(0xffff), &cru->cru_mode_con);
|
|
writel(0xeca8, &cru->cru_glb_srst_snd_value);
|
|
break;
|
|
case RESET_COLD:
|
|
writel(RK_CLRBITS(0xffff), &cru->cru_mode_con);
|
|
writel(0xfdb9, &cru->cru_glb_srst_fst_value);
|
|
break;
|
|
default:
|
|
return -EPROTONOSUPPORT;
|
|
}
|
|
|
|
return -EINPROGRESS;
|
|
}
|
|
|
|
static struct reset_ops rk3288_reset = {
|
|
.request = rk3288_reset_request,
|
|
};
|
|
|
|
U_BOOT_DRIVER(reset_rk3288) = {
|
|
.name = "rk3288_reset",
|
|
.id = UCLASS_RESET,
|
|
.ops = &rk3288_reset,
|
|
};
|