mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-12 14:23:00 +00:00
f9147d636c
This converts the following to Kconfig: CONFIG_CHIP_SELECTS_PER_CTRL Cc: Alison Wang <alison.wang@nxp.com> Cc: Pramod Kumar <pramod.kumar_1@nxp.com> Cc: Priyanka Jain <priyanka.jain@nxp.com> Cc: Rajesh Bhagat <rajesh.bhagat@nxp.com> Cc: Vladimir Oltean <olteanv@gmail.com> Signed-off-by: Tom Rini <trini@konsulko.com>
106 lines
2.3 KiB
Text
106 lines
2.3 KiB
Text
config ARCH_LS1021A
|
|
bool
|
|
select FSL_IFC if !QSPI_BOOT && !SD_BOOT_QSPI
|
|
select SYS_FSL_DDR_BE if SYS_FSL_DDR
|
|
select SYS_FSL_DDR_VER_50 if SYS_FSL_DDR
|
|
select SYS_FSL_ERRATUM_A008378
|
|
select SYS_FSL_ERRATUM_A008407
|
|
select SYS_FSL_ERRATUM_A008850 if SYS_FSL_DDR
|
|
select SYS_FSL_ERRATUM_A008997 if USB
|
|
select SYS_FSL_ERRATUM_A009007 if USB
|
|
select SYS_FSL_ERRATUM_A009008 if USB
|
|
select SYS_FSL_ERRATUM_A009663
|
|
select SYS_FSL_ERRATUM_A009798 if USB
|
|
select SYS_FSL_ERRATUM_A009942
|
|
select SYS_FSL_ERRATUM_A010315
|
|
select SYS_FSL_HAS_CCI400
|
|
select SYS_FSL_HAS_DDR3 if SYS_FSL_DDR
|
|
select SYS_FSL_HAS_DDR4 if SYS_FSL_DDR
|
|
select SYS_FSL_HAS_SEC
|
|
select SYS_FSL_SEC_COMPAT_5
|
|
select SYS_FSL_SEC_LE
|
|
select SYS_FSL_SRDS_1
|
|
select SYS_HAS_SERDES
|
|
select SYS_I2C_MXC
|
|
imply CMD_PCI
|
|
imply SCSI
|
|
imply SCSI_AHCI
|
|
|
|
menu "LS102xA architecture"
|
|
depends on ARCH_LS1021A
|
|
|
|
config LS1_DEEP_SLEEP
|
|
bool "Deep sleep"
|
|
|
|
config MAX_CPUS
|
|
int "Maximum number of CPUs permitted for LS102xA"
|
|
default 2
|
|
help
|
|
Set this number to the maximum number of possible CPUs in the SoC.
|
|
SoCs may have multiple clusters with each cluster may have multiple
|
|
ports. If some ports are reserved but higher ports are used for
|
|
cores, count the reserved ports. This will allocate enough memory
|
|
in spin table to properly handle all cores.
|
|
|
|
config NXP_ESBC
|
|
bool "NXP_ESBC"
|
|
help
|
|
Enable Freescale Secure Boot feature. Normally selected
|
|
by defconfig. If unsure, do not change.
|
|
|
|
config SYS_CCI400_OFFSET
|
|
hex "Offset for CCI400 base"
|
|
depends on SYS_FSL_HAS_CCI400
|
|
default 0x180000
|
|
help
|
|
Offset for CCI400 base.
|
|
CCI400 base addr = CCSRBAR + CCI400_OFFSET
|
|
|
|
config SYS_FSL_ERRATUM_A008850
|
|
bool
|
|
help
|
|
Workaround for DDR erratum A008850
|
|
|
|
config SYS_FSL_ERRATUM_A008997
|
|
bool
|
|
help
|
|
Workaround for USB PHY erratum A008997
|
|
|
|
config SYS_FSL_ERRATUM_A009007
|
|
bool
|
|
help
|
|
Workaround for USB PHY erratum A009007
|
|
|
|
config SYS_FSL_ERRATUM_A009008
|
|
bool
|
|
help
|
|
Workaround for USB PHY erratum A009008
|
|
|
|
config SYS_FSL_ERRATUM_A009798
|
|
bool
|
|
help
|
|
Workaround for USB PHY erratum A009798
|
|
|
|
config SYS_FSL_ERRATUM_A010315
|
|
bool "Workaround for PCIe erratum A010315"
|
|
|
|
config SYS_FSL_HAS_CCI400
|
|
bool
|
|
|
|
config SYS_FSL_SRDS_1
|
|
bool
|
|
|
|
config SYS_FSL_SRDS_2
|
|
bool
|
|
|
|
config SYS_HAS_SERDES
|
|
bool
|
|
|
|
config SYS_FSL_IFC_BANK_COUNT
|
|
int "Maximum banks of Integrated flash controller"
|
|
default 8
|
|
|
|
config SYS_FSL_ERRATUM_A008407
|
|
bool
|
|
|
|
endmenu
|