mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-11 22:03:15 +00:00
df3443dfa4
On Tegra114 and Tegra124 platforms, certain display-related registers cannot be accessed unless the VPR registers are programmed. For bootloader, we probably don't care about VPR, so we disable it (which counts as programming it, and allows those display-related registers to be accessed). This patch is based on the commit 5f499646c83ba08079f3fdff6591f638a0ce4c0c in Chromium OS U-Boot project. Signed-off-by: Andrew Chew <achew@nvidia.com> Signed-off-by: Jimmy Zhang <jimmzhang@nvidia.com> Signed-off-by: Bryan Wu <pengw@nvidia.com> [acourbot: ensure write went through, vpr.c style changes] Signed-off-by: Alexandre Courbot <acourbot@nvidia.com> Reviewed-by: Stephen Warren <swarren@nvidia.com> Cc: Tom Warren <TWarren@nvidia.com> Cc: Stephen Warren <swarren@nvidia.com> Cc: Terje Bergstrom <tbergstrom@nvidia.com> Tested-by: Thierry Reding <treding@nvidia.com> Signed-off-by: Tom Warren <twarren@nvidia.com>
49 lines
1.8 KiB
C
49 lines
1.8 KiB
C
/*
|
|
* Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#ifndef _TEGRA124_MC_H_
|
|
#define _TEGRA124_MC_H_
|
|
|
|
/**
|
|
* Defines the memory controller registers we need/care about
|
|
*/
|
|
struct mc_ctlr {
|
|
u32 reserved0[4]; /* offset 0x00 - 0x0C */
|
|
u32 mc_smmu_config; /* offset 0x10 */
|
|
u32 mc_smmu_tlb_config; /* offset 0x14 */
|
|
u32 mc_smmu_ptc_config; /* offset 0x18 */
|
|
u32 mc_smmu_ptb_asid; /* offset 0x1C */
|
|
u32 mc_smmu_ptb_data; /* offset 0x20 */
|
|
u32 reserved1[3]; /* offset 0x24 - 0x2C */
|
|
u32 mc_smmu_tlb_flush; /* offset 0x30 */
|
|
u32 mc_smmu_ptc_flush; /* offset 0x34 */
|
|
u32 reserved2[6]; /* offset 0x38 - 0x4C */
|
|
u32 mc_emem_cfg; /* offset 0x50 */
|
|
u32 mc_emem_adr_cfg; /* offset 0x54 */
|
|
u32 mc_emem_adr_cfg_dev0; /* offset 0x58 */
|
|
u32 mc_emem_adr_cfg_dev1; /* offset 0x5C */
|
|
u32 reserved3[12]; /* offset 0x60 - 0x8C */
|
|
u32 mc_emem_arb_reserved[28]; /* offset 0x90 - 0xFC */
|
|
u32 reserved4[338]; /* offset 0x100 - 0x644 */
|
|
u32 mc_video_protect_bom; /* offset 0x648 */
|
|
u32 mc_video_protect_size_mb; /* offset 0x64c */
|
|
u32 mc_video_protect_reg_ctrl; /* offset 0x650 */
|
|
};
|
|
|
|
#define TEGRA_MC_VIDEO_PROTECT_REG_WRITE_ACCESS_ENABLED (0 << 0)
|
|
#define TEGRA_MC_VIDEO_PROTECT_REG_WRITE_ACCESS_DISABLED (1 << 0)
|
|
|
|
#endif /* _TEGRA124_MC_H_ */
|