// SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* * Copyright (c) 2022 Edgeble AI Technologies Pvt. Ltd. */ #include "rockchip-u-boot.dtsi" / { dmc { compatible = "rockchip,rk3588-dmc"; bootph-all; status = "okay"; }; pmu1_grf: syscon@fd58a000 { bootph-all; compatible = "rockchip,rk3588-pmu1-grf", "syscon"; reg = <0x0 0xfd58a000 0x0 0x2000>; }; otp: nvmem@fecc0000 { compatible = "rockchip,rk3588-otp"; reg = <0x0 0xfecc0000 0x0 0x400>; #address-cells = <1>; #size-cells = <1>; status = "okay"; cpu_id: id@7 { reg = <0x07 0x10>; }; }; rng: rng@fe378000 { compatible = "rockchip,trngv1"; reg = <0x0 0xfe378000 0x0 0x200>; status = "disabled"; }; }; &xin24m { bootph-all; status = "okay"; }; &cru { bootph-pre-ram; status = "okay"; }; &sys_grf { bootph-pre-ram; status = "okay"; }; &scmi { bootph-pre-ram; }; &scmi_clk { bootph-pre-ram; }; &sdmmc { bootph-pre-ram; u-boot,spl-fifo-mode; }; &sdhci { bootph-pre-ram; }; &uart2 { clock-frequency = <24000000>; bootph-pre-ram; status = "okay"; }; &ioc { bootph-pre-ram; };