mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-10 23:24:38 +00:00
This commit is contained in:
commit
ef8b7e045e
3 changed files with 89 additions and 22 deletions
|
@ -4,6 +4,7 @@
|
|||
* Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
|
||||
*/
|
||||
|
||||
#include <clk.h>
|
||||
#include <common.h>
|
||||
#include <dm.h>
|
||||
#include <i2c.h>
|
||||
|
@ -35,6 +36,9 @@ struct dw_i2c {
|
|||
struct i2c_regs *regs;
|
||||
struct dw_scl_sda_cfg *scl_sda_cfg;
|
||||
struct reset_ctl_bulk resets;
|
||||
#if CONFIG_IS_ENABLED(CLK)
|
||||
struct clk clk;
|
||||
#endif
|
||||
};
|
||||
|
||||
#ifdef CONFIG_SYS_I2C_DW_ENABLE_STATUS_UNSUPPORTED
|
||||
|
@ -78,10 +82,12 @@ static int dw_i2c_enable(struct i2c_regs *i2c_base, bool enable)
|
|||
*/
|
||||
static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
||||
struct dw_scl_sda_cfg *scl_sda_cfg,
|
||||
unsigned int speed)
|
||||
unsigned int speed,
|
||||
unsigned int bus_mhz)
|
||||
{
|
||||
unsigned int cntl;
|
||||
unsigned int hcnt, lcnt;
|
||||
unsigned int ena;
|
||||
int i2c_spd;
|
||||
|
||||
if (speed >= I2C_MAX_SPEED)
|
||||
|
@ -91,6 +97,9 @@ static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
|||
else
|
||||
i2c_spd = IC_SPEED_MODE_STANDARD;
|
||||
|
||||
/* Get enable setting for restore later */
|
||||
ena = readl(&i2c_base->ic_enable) & IC_ENABLE_0B;
|
||||
|
||||
/* to set speed cltr must be disabled */
|
||||
dw_i2c_enable(i2c_base, false);
|
||||
|
||||
|
@ -104,8 +113,8 @@ static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
|||
hcnt = scl_sda_cfg->fs_hcnt;
|
||||
lcnt = scl_sda_cfg->fs_lcnt;
|
||||
} else {
|
||||
hcnt = (IC_CLK * MIN_HS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (IC_CLK * MIN_HS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
hcnt = (bus_mhz * MIN_HS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (bus_mhz * MIN_HS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
}
|
||||
writel(hcnt, &i2c_base->ic_hs_scl_hcnt);
|
||||
writel(lcnt, &i2c_base->ic_hs_scl_lcnt);
|
||||
|
@ -118,8 +127,8 @@ static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
|||
hcnt = scl_sda_cfg->ss_hcnt;
|
||||
lcnt = scl_sda_cfg->ss_lcnt;
|
||||
} else {
|
||||
hcnt = (IC_CLK * MIN_SS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (IC_CLK * MIN_SS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
hcnt = (bus_mhz * MIN_SS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (bus_mhz * MIN_SS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
}
|
||||
writel(hcnt, &i2c_base->ic_ss_scl_hcnt);
|
||||
writel(lcnt, &i2c_base->ic_ss_scl_lcnt);
|
||||
|
@ -132,8 +141,8 @@ static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
|||
hcnt = scl_sda_cfg->fs_hcnt;
|
||||
lcnt = scl_sda_cfg->fs_lcnt;
|
||||
} else {
|
||||
hcnt = (IC_CLK * MIN_FS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (IC_CLK * MIN_FS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
hcnt = (bus_mhz * MIN_FS_SCL_HIGHTIME) / NANO_TO_MICRO;
|
||||
lcnt = (bus_mhz * MIN_FS_SCL_LOWTIME) / NANO_TO_MICRO;
|
||||
}
|
||||
writel(hcnt, &i2c_base->ic_fs_scl_hcnt);
|
||||
writel(lcnt, &i2c_base->ic_fs_scl_lcnt);
|
||||
|
@ -146,8 +155,9 @@ static unsigned int __dw_i2c_set_bus_speed(struct i2c_regs *i2c_base,
|
|||
if (scl_sda_cfg)
|
||||
writel(scl_sda_cfg->sda_hold, &i2c_base->ic_sda_hold);
|
||||
|
||||
/* Enable back i2c now speed set */
|
||||
dw_i2c_enable(i2c_base, true);
|
||||
/* Restore back i2c now speed set */
|
||||
if (ena == IC_ENABLE_0B)
|
||||
dw_i2c_enable(i2c_base, true);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
@ -388,7 +398,7 @@ static int __dw_i2c_init(struct i2c_regs *i2c_base, int speed, int slaveaddr)
|
|||
writel(IC_TX_TL, &i2c_base->ic_tx_tl);
|
||||
writel(IC_STOP_DET, &i2c_base->ic_intr_mask);
|
||||
#ifndef CONFIG_DM_I2C
|
||||
__dw_i2c_set_bus_speed(i2c_base, NULL, speed);
|
||||
__dw_i2c_set_bus_speed(i2c_base, NULL, speed, IC_CLK);
|
||||
writel(slaveaddr, &i2c_base->ic_sar);
|
||||
#endif
|
||||
|
||||
|
@ -433,7 +443,7 @@ static unsigned int dw_i2c_set_bus_speed(struct i2c_adapter *adap,
|
|||
unsigned int speed)
|
||||
{
|
||||
adap->speed = speed;
|
||||
return __dw_i2c_set_bus_speed(i2c_get_base(adap), NULL, speed);
|
||||
return __dw_i2c_set_bus_speed(i2c_get_base(adap), NULL, speed, IC_CLK);
|
||||
}
|
||||
|
||||
static void dw_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
|
||||
|
@ -523,8 +533,20 @@ static int designware_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
|
|||
static int designware_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
|
||||
{
|
||||
struct dw_i2c *i2c = dev_get_priv(bus);
|
||||
ulong rate;
|
||||
|
||||
return __dw_i2c_set_bus_speed(i2c->regs, i2c->scl_sda_cfg, speed);
|
||||
#if CONFIG_IS_ENABLED(CLK)
|
||||
rate = clk_get_rate(&i2c->clk);
|
||||
if (IS_ERR_VALUE(rate))
|
||||
return -EINVAL;
|
||||
|
||||
/* Convert to MHz */
|
||||
rate /= 1000000;
|
||||
#else
|
||||
rate = IC_CLK;
|
||||
#endif
|
||||
return __dw_i2c_set_bus_speed(i2c->regs, i2c->scl_sda_cfg, speed,
|
||||
rate);
|
||||
}
|
||||
|
||||
static int designware_i2c_probe_chip(struct udevice *bus, uint chip_addr,
|
||||
|
@ -568,6 +590,19 @@ static int designware_i2c_probe(struct udevice *bus)
|
|||
else
|
||||
reset_deassert_bulk(&priv->resets);
|
||||
|
||||
#if CONFIG_IS_ENABLED(CLK)
|
||||
ret = clk_get_by_index(bus, 0, &priv->clk);
|
||||
if (ret)
|
||||
return ret;
|
||||
|
||||
ret = clk_enable(&priv->clk);
|
||||
if (ret && ret != -ENOSYS && ret != -ENOTSUPP) {
|
||||
clk_free(&priv->clk);
|
||||
dev_err(bus, "failed to enable clock\n");
|
||||
return ret;
|
||||
}
|
||||
#endif
|
||||
|
||||
return __dw_i2c_init(priv->regs, 0, 0);
|
||||
}
|
||||
|
||||
|
@ -575,6 +610,11 @@ static int designware_i2c_remove(struct udevice *dev)
|
|||
{
|
||||
struct dw_i2c *priv = dev_get_priv(dev);
|
||||
|
||||
#if CONFIG_IS_ENABLED(CLK)
|
||||
clk_disable(&priv->clk);
|
||||
clk_free(&priv->clk);
|
||||
#endif
|
||||
|
||||
return reset_release_bulk(&priv->resets);
|
||||
}
|
||||
|
||||
|
|
|
@ -149,7 +149,7 @@ static void xiic_fill_tx_fifo(struct xilinx_xiic_priv *priv,
|
|||
while (len--) {
|
||||
u16 data = msg->buf[pos++];
|
||||
|
||||
if (pos == len && nmsgs == 1) {
|
||||
if ((msg->len - pos == 0) && nmsgs == 1) {
|
||||
/* last message in transfer -> STOP */
|
||||
data |= XIIC_TX_DYN_STOP_MASK;
|
||||
}
|
||||
|
@ -266,8 +266,20 @@ static void xiic_reinit(struct xilinx_xiic_priv *priv)
|
|||
|
||||
static int xilinx_xiic_xfer(struct udevice *dev, struct i2c_msg *msg, int nmsgs)
|
||||
{
|
||||
struct xilinx_xiic_priv *priv = dev_get_priv(dev);
|
||||
int ret = 0;
|
||||
|
||||
ret = wait_for_bit_8(priv->base + XIIC_SR_REG_OFFSET,
|
||||
XIIC_SR_BUS_BUSY_MASK, false, 1000, true);
|
||||
|
||||
if (ret == -ETIMEDOUT)
|
||||
dev_err(dev, "timeout waiting for bus not busy condition\n");
|
||||
|
||||
if (ret)
|
||||
return ret;
|
||||
|
||||
xiic_reinit(priv);
|
||||
|
||||
for (; nmsgs > 0; nmsgs--, msg++) {
|
||||
if (msg->flags & I2C_M_RD)
|
||||
ret = xilinx_xiic_read_common(dev, msg, nmsgs);
|
||||
|
|
|
@ -22,14 +22,32 @@
|
|||
#define PCF2127_REG_MO 0x08
|
||||
#define PCF2127_REG_YR 0x09
|
||||
|
||||
static int pcf2127_read_reg(struct udevice *dev, uint offset,
|
||||
u8 *buffer, int len)
|
||||
{
|
||||
struct dm_i2c_chip *chip = dev_get_parent_platdata(dev);
|
||||
struct i2c_msg msg;
|
||||
int ret;
|
||||
|
||||
/* Set the address of the start register to be read */
|
||||
ret = dm_i2c_write(dev, offset, NULL, 0);
|
||||
if (ret < 0)
|
||||
return ret;
|
||||
|
||||
/* Read register's data */
|
||||
msg.addr = chip->chip_addr;
|
||||
msg.flags |= I2C_M_RD;
|
||||
msg.len = len;
|
||||
msg.buf = buffer;
|
||||
|
||||
return dm_i2c_xfer(dev, &msg, 1);
|
||||
}
|
||||
|
||||
static int pcf2127_rtc_set(struct udevice *dev, const struct rtc_time *tm)
|
||||
{
|
||||
uchar buf[8];
|
||||
uchar buf[7] = {0};
|
||||
int i = 0, ret;
|
||||
|
||||
/* start register address */
|
||||
buf[i++] = PCF2127_REG_SC;
|
||||
|
||||
/* hours, minutes and seconds */
|
||||
buf[i++] = bin2bcd(tm->tm_sec);
|
||||
buf[i++] = bin2bcd(tm->tm_min);
|
||||
|
@ -44,7 +62,7 @@ static int pcf2127_rtc_set(struct udevice *dev, const struct rtc_time *tm)
|
|||
buf[i++] = bin2bcd(tm->tm_year % 100);
|
||||
|
||||
/* write register's data */
|
||||
ret = dm_i2c_write(dev, PCF2127_REG_CTRL1, buf, sizeof(buf));
|
||||
ret = dm_i2c_write(dev, PCF2127_REG_SC, buf, i);
|
||||
|
||||
return ret;
|
||||
}
|
||||
|
@ -54,10 +72,7 @@ static int pcf2127_rtc_get(struct udevice *dev, struct rtc_time *tm)
|
|||
int ret = 0;
|
||||
uchar buf[10] = { PCF2127_REG_CTRL1 };
|
||||
|
||||
ret = dm_i2c_write(dev, PCF2127_REG_CTRL1, buf, 1);
|
||||
if (ret < 0)
|
||||
return ret;
|
||||
ret = dm_i2c_read(dev, PCF2127_REG_CTRL1, buf, sizeof(buf));
|
||||
ret = pcf2127_read_reg(dev, PCF2127_REG_CTRL1, buf, sizeof(buf));
|
||||
if (ret < 0)
|
||||
return ret;
|
||||
|
||||
|
|
Loading…
Reference in a new issue