mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-10 23:24:38 +00:00
Clock patches for 2023.01
This contains various fixes (some long overdue) for the next release. -----BEGIN PGP SIGNATURE----- iQGTBAABCgB9FiEEkGEdW86NSNID6GAoPuiP7LShEG4FAmNQLrdfFIAAAAAALgAo aXNzdWVyLWZwckBub3RhdGlvbnMub3BlbnBncC5maWZ0aGhvcnNlbWFuLm5ldDkw NjExRDVCQ0U4RDQ4RDIwM0U4NjAyODNFRTg4RkVDQjRBMTEwNkUACgkQPuiP7LSh EG59kQf/WHyc0gXWxzI2nCjlq+ERL12rdswsy1N6rPVB++a6qCO8puFJWoMOYNa0 deEMye5lYlhPFnfLLBLuMtpoeQW6R0dsNCkUeGuVfmwWDLW77tqb9LSg3nqD4bMg Fd+mlkFVmKa0WU5/uklojHLQGUEzvFsTVfMmpfOr7js2jsOYXW6DBSXuF1PogTRh YOJ9+OFq5giNtoSj339s807S/sEbaM46C72h0S+2iKKIED5FGy4Hi+mN7q8/GUDS TP1zt5xuaYwu6qo586y9/yNPbmmfHF+Liw35EZCairyEAjxevjLw6xJsFyZvtTxM 11hKabfN//eSMTTB6Q4ugahRM3nELg== =H1Iz -----END PGP SIGNATURE----- Merge tag 'clk-2023.01' of https://source.denx.de/u-boot/custodians/u-boot-clk Clock patches for 2023.01 This contains various fixes (some long overdue) for the next release.
This commit is contained in:
commit
dc3cb0abf4
3 changed files with 23 additions and 7 deletions
|
@ -505,7 +505,7 @@ struct clk *clk_get_parent(struct clk *clk)
|
|||
return pclk;
|
||||
}
|
||||
|
||||
long long clk_get_parent_rate(struct clk *clk)
|
||||
ulong clk_get_parent_rate(struct clk *clk)
|
||||
{
|
||||
const struct clk_ops *ops;
|
||||
struct clk *pclk;
|
||||
|
@ -544,6 +544,19 @@ ulong clk_round_rate(struct clk *clk, ulong rate)
|
|||
return ops->round_rate(clk, rate);
|
||||
}
|
||||
|
||||
static void clk_get_priv(struct clk *clk, struct clk **clkp)
|
||||
{
|
||||
*clkp = clk;
|
||||
|
||||
/* get private clock struct associated to the provided clock */
|
||||
if (CONFIG_IS_ENABLED(CLK_CCF)) {
|
||||
/* Take id 0 as a non-valid clk, such as dummy */
|
||||
if (clk->id)
|
||||
clk_get_by_id(clk->id, clkp);
|
||||
}
|
||||
}
|
||||
|
||||
/* clean cache, called with private clock struct */
|
||||
static void clk_clean_rate_cache(struct clk *clk)
|
||||
{
|
||||
struct udevice *child_dev;
|
||||
|
@ -563,6 +576,7 @@ static void clk_clean_rate_cache(struct clk *clk)
|
|||
ulong clk_set_rate(struct clk *clk, ulong rate)
|
||||
{
|
||||
const struct clk_ops *ops;
|
||||
struct clk *clkp;
|
||||
|
||||
debug("%s(clk=%p, rate=%lu)\n", __func__, clk, rate);
|
||||
if (!clk_valid(clk))
|
||||
|
@ -572,8 +586,10 @@ ulong clk_set_rate(struct clk *clk, ulong rate)
|
|||
if (!ops->set_rate)
|
||||
return -ENOSYS;
|
||||
|
||||
/* get private clock struct used for cache */
|
||||
clk_get_priv(clk, &clkp);
|
||||
/* Clean up cached rates for us and all child clocks */
|
||||
clk_clean_rate_cache(clk);
|
||||
clk_clean_rate_cache(clkp);
|
||||
|
||||
return ops->set_rate(clk, rate);
|
||||
}
|
||||
|
|
|
@ -31,7 +31,7 @@ static struct rockchip_pll_rate_table rockchip_auto_table;
|
|||
#define RK3036_PLLCON1_DSMPD_SHIFT 12
|
||||
#define RK3036_PLLCON2_FRAC_MASK 0xffffff
|
||||
#define RK3036_PLLCON2_FRAC_SHIFT 0
|
||||
#define RK3036_PLLCON1_PWRDOWN_SHIT 13
|
||||
#define RK3036_PLLCON1_PWRDOWN_SHIFT 13
|
||||
|
||||
#define MHZ 1000000
|
||||
#define KHZ 1000
|
||||
|
@ -207,7 +207,7 @@ static int rk3036_pll_set_rate(struct rockchip_pll_clock *pll,
|
|||
|
||||
/* Power down */
|
||||
rk_setreg(base + pll->con_offset + 0x4,
|
||||
1 << RK3036_PLLCON1_PWRDOWN_SHIT);
|
||||
1 << RK3036_PLLCON1_PWRDOWN_SHIFT);
|
||||
|
||||
rk_clrsetreg(base + pll->con_offset,
|
||||
(RK3036_PLLCON0_POSTDIV1_MASK |
|
||||
|
@ -231,7 +231,7 @@ static int rk3036_pll_set_rate(struct rockchip_pll_clock *pll,
|
|||
|
||||
/* Power Up */
|
||||
rk_clrreg(base + pll->con_offset + 0x4,
|
||||
1 << RK3036_PLLCON1_PWRDOWN_SHIT);
|
||||
1 << RK3036_PLLCON1_PWRDOWN_SHIFT);
|
||||
|
||||
/* waiting for pll lock */
|
||||
while (!(readl(base + pll->con_offset + 0x4) & (1 << pll->lock_shift)))
|
||||
|
|
|
@ -474,7 +474,7 @@ struct clk *clk_get_parent(struct clk *clk);
|
|||
*
|
||||
* Return: clock rate in Hz, or -ve error code.
|
||||
*/
|
||||
long long clk_get_parent_rate(struct clk *clk);
|
||||
ulong clk_get_parent_rate(struct clk *clk);
|
||||
|
||||
/**
|
||||
* clk_round_rate() - Adjust a rate to the exact rate a clock can provide
|
||||
|
@ -607,7 +607,7 @@ static inline struct clk *clk_get_parent(struct clk *clk)
|
|||
return ERR_PTR(-ENOSYS);
|
||||
}
|
||||
|
||||
static inline long long clk_get_parent_rate(struct clk *clk)
|
||||
static inline ulong clk_get_parent_rate(struct clk *clk)
|
||||
{
|
||||
return -ENOSYS;
|
||||
}
|
||||
|
|
Loading…
Reference in a new issue