mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-28 15:41:40 +00:00
imx: Enable ACTLR.SMP bit for all i.MX cortex-a7 platforms
According to the Cortex-A7 TRM, for ACTLR.SMP bit "You must ensure this bit is set to 1 before the caches and MMU are enabled, or any cache and TLB maintenance operations are performed". ROM sets this bit in normal boot flow, but when in serial download mode, it is not set. Here we add it in u-boot as a common flow for all i.MX cortex-a7 platforms, including mx7d, mx6ul/ull and mx7ulp. Signed-off-by: Ye Li <ye.li@nxp.com> [fabio: adapted to U-Boot mainline codebase and make checkpatch happy] Signed-off-by: Fabio Estevam <fabio.estevam@nxp.com>
This commit is contained in:
parent
2c09dbf425
commit
c5437e5b8a
2 changed files with 42 additions and 7 deletions
|
@ -9,6 +9,34 @@
|
|||
#include <asm/io.h>
|
||||
#include <asm/mach-imx/sys_proto.h>
|
||||
|
||||
static void enable_ca7_smp(void)
|
||||
{
|
||||
u32 val;
|
||||
|
||||
/* Read MIDR */
|
||||
asm volatile ("mrc p15, 0, %0, c0, c0, 0\n\t" : "=r"(val));
|
||||
val = (val >> 4);
|
||||
val &= 0xf;
|
||||
|
||||
/* Only set the SMP for Cortex A7 */
|
||||
if (val == 0x7) {
|
||||
/* Read auxiliary control register */
|
||||
asm volatile ("mrc p15, 0, %0, c1, c0, 1\n\t" : "=r"(val));
|
||||
|
||||
if (val & (1 << 6))
|
||||
return;
|
||||
|
||||
/* Enable SMP */
|
||||
val |= (1 << 6);
|
||||
|
||||
/* Write auxiliary control register */
|
||||
asm volatile ("mcr p15, 0, %0, c1, c0, 1\n\t" : : "r"(val));
|
||||
|
||||
DSB;
|
||||
ISB;
|
||||
}
|
||||
}
|
||||
|
||||
#ifndef CONFIG_SYS_DCACHE_OFF
|
||||
void enable_caches(void)
|
||||
{
|
||||
|
@ -20,6 +48,9 @@ void enable_caches(void)
|
|||
/* Avoid random hang when download by usb */
|
||||
invalidate_dcache_all();
|
||||
|
||||
/* Set ACTLR.SMP bit for Cortex-A7 */
|
||||
enable_ca7_smp();
|
||||
|
||||
/* Enable D-cache. I-cache is already enabled in start.S */
|
||||
dcache_enable();
|
||||
|
||||
|
@ -31,6 +62,17 @@ void enable_caches(void)
|
|||
IRAM_SIZE,
|
||||
option);
|
||||
}
|
||||
#else
|
||||
void enable_caches(void)
|
||||
{
|
||||
/*
|
||||
* Set ACTLR.SMP bit for Cortex-A7, even if the caches are
|
||||
* disabled by u-boot
|
||||
*/
|
||||
enable_ca7_smp();
|
||||
|
||||
puts("WARNING: Caches not enabled\n");
|
||||
}
|
||||
#endif
|
||||
|
||||
#ifndef CONFIG_SYS_L2CACHE_OFF
|
||||
|
|
|
@ -280,13 +280,6 @@ const struct boot_mode soc_boot_modes[] = {
|
|||
|
||||
void s_init(void)
|
||||
{
|
||||
#if !defined CONFIG_SPL_BUILD
|
||||
/* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
|
||||
asm volatile(
|
||||
"mrc p15, 0, r0, c1, c0, 1\n"
|
||||
"orr r0, r0, #1 << 6\n"
|
||||
"mcr p15, 0, r0, c1, c0, 1\n");
|
||||
#endif
|
||||
/* clock configuration. */
|
||||
clock_init();
|
||||
|
||||
|
|
Loading…
Reference in a new issue