mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-10 15:14:43 +00:00
dm: clk: fix PWR_CR3 register's bit 2 name
Fix bit 2 name of PWR_CR3 register to match with the last STM32H7 reference manual available here : http://www.st.com/content/st_com/en/support/resources/ resource-selector.html?querycriteria=productId=SS1951$$ resourceCategory=technical_literature$$resourceType=reference_manual Update also comment about voltage scaling 1 values Signed-off-by: Patrice Chotard <patrice.chotard@st.com> Reviewed-by: Vikas Manocha <vikas.manocha@st.com>
This commit is contained in:
parent
1b4ce69dc2
commit
6c1bf6c442
1 changed files with 4 additions and 4 deletions
|
@ -109,7 +109,7 @@ DECLARE_GLOBAL_DATA_PTR;
|
|||
#define QSPISRC_PER_CK 3
|
||||
|
||||
#define PWR_CR3 0x0c
|
||||
#define PWR_CR3_SDEN BIT(2)
|
||||
#define PWR_CR3_SCUEN BIT(2)
|
||||
#define PWR_D3CR 0x18
|
||||
#define PWR_D3CR_VOS_MASK GENMASK(15, 14)
|
||||
#define PWR_D3CR_VOS_SHIFT 14
|
||||
|
@ -361,11 +361,11 @@ int configure_clocks(struct udevice *dev)
|
|||
writel(0x0, ®s->d2ccip1r);
|
||||
writel(0x0, ®s->d2ccip2r);
|
||||
|
||||
/* Set voltage scaling at scale 1 */
|
||||
/* Set voltage scaling at scale 1 (1,15 - 1,26 Volts) */
|
||||
clrsetbits_le32(pwr_base + PWR_D3CR, PWR_D3CR_VOS_MASK,
|
||||
VOS_SCALE_1 << PWR_D3CR_VOS_SHIFT);
|
||||
/* disable step down converter */
|
||||
clrbits_le32(pwr_base + PWR_CR3, PWR_CR3_SDEN);
|
||||
/* Lock supply configuration update */
|
||||
clrbits_le32(pwr_base + PWR_CR3, PWR_CR3_SCUEN);
|
||||
while (!(readl(pwr_base + PWR_D3CR) & PWR_D3CR_VOSREADY))
|
||||
;
|
||||
|
||||
|
|
Loading…
Reference in a new issue