mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-10 23:24:38 +00:00
riscv: cache: use CCTL to flush d-cache
Use CCTL command to do d-cache write back and invalidate instead of fence. Signed-off-by: Rick Chen <rick@andestech.com> Cc: KC Lin <kclin@andestech.com> Reviewed-by: Bin Meng <bmeng.cn@gmail.com>
This commit is contained in:
parent
cf6ee112d8
commit
61ce84b2cf
1 changed files with 13 additions and 9 deletions
|
@ -8,17 +8,21 @@
|
|||
#include <dm.h>
|
||||
#include <dm/uclass-internal.h>
|
||||
#include <cache.h>
|
||||
#include <asm/csr.h>
|
||||
|
||||
#ifdef CONFIG_RISCV_NDS_CACHE
|
||||
/* mcctlcommand */
|
||||
#define CCTL_REG_MCCTLCOMMAND_NUM 0x7cc
|
||||
|
||||
/* D-cache operation */
|
||||
#define CCTL_L1D_WBINVAL_ALL 6
|
||||
#endif
|
||||
|
||||
void flush_dcache_all(void)
|
||||
{
|
||||
/*
|
||||
* Andes' AX25 does not have a coherence agent. U-Boot must use data
|
||||
* cache flush and invalidate functions to keep data in the system
|
||||
* coherent.
|
||||
* The implementation of the fence instruction in the AX25 flushes the
|
||||
* data cache and is used for this purpose.
|
||||
*/
|
||||
asm volatile ("fence" ::: "memory");
|
||||
#ifdef CONFIG_RISCV_NDS_CACHE
|
||||
csr_write(CCTL_REG_MCCTLCOMMAND_NUM, CCTL_L1D_WBINVAL_ALL);
|
||||
#endif
|
||||
}
|
||||
|
||||
void flush_dcache_range(unsigned long start, unsigned long end)
|
||||
|
@ -84,8 +88,8 @@ void dcache_disable(void)
|
|||
#ifdef CONFIG_RISCV_NDS_CACHE
|
||||
struct udevice *dev = NULL;
|
||||
|
||||
csr_write(CCTL_REG_MCCTLCOMMAND_NUM, CCTL_L1D_WBINVAL_ALL);
|
||||
asm volatile (
|
||||
"fence\n\t"
|
||||
"csrr t1, mcache_ctl\n\t"
|
||||
"andi t0, t1, ~0x2\n\t"
|
||||
"csrw mcache_ctl, t0\n\t"
|
||||
|
|
Loading…
Reference in a new issue