mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-10 23:24:38 +00:00
configs: Resync with savedefconfig
Rsync all defconfig files using moveconfig.py Signed-off-by: Tom Rini <trini@konsulko.com>
This commit is contained in:
parent
5afc87eadb
commit
5bacad6462
1 changed files with 0 additions and 734 deletions
|
@ -37,24 +37,18 @@ CONFIG_FLASH_SHOW_PROGRESS
|
|||
CONFIG_FLASH_SPANSION_S29WS_N
|
||||
CONFIG_FLASH_VERIFY
|
||||
CONFIG_FM_PLAT_CLK_DIV
|
||||
CONFIG_FSL_CADMUS
|
||||
CONFIG_FSL_CPLD
|
||||
CONFIG_FSL_DEVICE_DISABLE
|
||||
CONFIG_FSL_ESDHC_PIN_MUX
|
||||
CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
|
||||
CONFIG_FSL_IIM
|
||||
CONFIG_FSL_ISBC_KEY_EXT
|
||||
CONFIG_FSL_LBC
|
||||
CONFIG_FSL_PMIC_BITLEN
|
||||
CONFIG_FSL_PMIC_BUS
|
||||
CONFIG_FSL_PMIC_CLK
|
||||
CONFIG_FSL_PMIC_CS
|
||||
CONFIG_FSL_PMIC_MODE
|
||||
CONFIG_FSL_SDHC_V2_3
|
||||
CONFIG_FSL_SERDES
|
||||
CONFIG_FSL_SERDES1
|
||||
CONFIG_FSL_SERDES2
|
||||
CONFIG_FTMAC100_BASE
|
||||
CONFIG_FTRTC010_EXTCLK
|
||||
CONFIG_FTRTC010_PCLK
|
||||
CONFIG_GATEWAYIP
|
||||
|
@ -64,10 +58,8 @@ CONFIG_G_DNL_THOR_VENDOR_NUM
|
|||
CONFIG_G_DNL_UMS_PRODUCT_NUM
|
||||
CONFIG_G_DNL_UMS_VENDOR_NUM
|
||||
CONFIG_HDMI_ENCODER_I2C_ADDR
|
||||
CONFIG_HIKEY_GPIO
|
||||
CONFIG_HOSTNAME
|
||||
CONFIG_HSMMC2_8BIT
|
||||
CONFIG_HWCONFIG
|
||||
CONFIG_HW_ENV_SETTINGS
|
||||
CONFIG_I2C_ENV_EEPROM_BUS
|
||||
CONFIG_I2C_MULTI_BUS
|
||||
|
@ -77,15 +69,7 @@ CONFIG_I2C_MVTWSI_BASE0
|
|||
CONFIG_I2C_MVTWSI_BASE1
|
||||
CONFIG_I2C_RTC_ADDR
|
||||
CONFIG_ICS307_REFCLK_HZ
|
||||
CONFIG_IMX
|
||||
CONFIG_IMX6_PWM_PER_CLK
|
||||
CONFIG_IMX_HDMI
|
||||
CONFIG_IMX_VIDEO_SKIP
|
||||
CONFIG_INTERRUPTS
|
||||
CONFIG_IODELAY_RECALIBRATION
|
||||
CONFIG_IOMUX_LPSR
|
||||
CONFIG_IOMUX_SHARE_CONF_REG
|
||||
CONFIG_IO_TRACE
|
||||
CONFIG_IPADDR
|
||||
CONFIG_IRAM_BASE
|
||||
CONFIG_IRAM_END
|
||||
|
@ -122,7 +106,6 @@ CONFIG_L2_CACHE
|
|||
CONFIG_LEGACY_BOOTCMD_ENV
|
||||
CONFIG_LOWPOWER_ADDR
|
||||
CONFIG_LOWPOWER_FLAG
|
||||
CONFIG_LPC32XX_HSUART
|
||||
CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY
|
||||
CONFIG_LPC32XX_NAND_MLC_NAND_TA
|
||||
CONFIG_LPC32XX_NAND_MLC_RD_HIGH
|
||||
|
@ -138,7 +121,6 @@ CONFIG_LPC32XX_NAND_SLC_WDR_CLKS
|
|||
CONFIG_LPC32XX_NAND_SLC_WHOLD
|
||||
CONFIG_LPC32XX_NAND_SLC_WSETUP
|
||||
CONFIG_LPC32XX_NAND_SLC_WWIDTH
|
||||
CONFIG_LS102XA_STREAM_ID
|
||||
CONFIG_MACB_SEARCH_PHY
|
||||
CONFIG_MALLOC_F_ADDR
|
||||
CONFIG_MALTA
|
||||
|
@ -149,7 +131,6 @@ CONFIG_MEMSIZE_IN_BYTES
|
|||
CONFIG_MEM_INIT_VALUE
|
||||
CONFIG_MFG_ENV_SETTINGS
|
||||
CONFIG_MII_DEFAULT_TSEC
|
||||
CONFIG_MISC_COMMON
|
||||
CONFIG_MIU_2BIT_21_7_INTERLEAVED
|
||||
CONFIG_MIU_2BIT_INTERLEAVED
|
||||
CONFIG_MMC_DEFAULT_DEV
|
||||
|
@ -161,8 +142,6 @@ CONFIG_MTD_NAND_VERIFY_WRITE
|
|||
CONFIG_MTD_PARTITION
|
||||
CONFIG_MVGBE_PORTS
|
||||
CONFIG_MVS
|
||||
CONFIG_MX27
|
||||
CONFIG_MX27_CLK32
|
||||
CONFIG_MXC_GPT_HCLK
|
||||
CONFIG_MXC_NAND_HWECC
|
||||
CONFIG_MXC_NAND_IP_REGS_BASE
|
||||
|
@ -172,25 +151,19 @@ CONFIG_MXC_USB_FLAGS
|
|||
CONFIG_MXC_USB_PORT
|
||||
CONFIG_MXC_USB_PORTSC
|
||||
CONFIG_MXS
|
||||
CONFIG_MXS_OCOTP
|
||||
CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
|
||||
CONFIG_NAND_CS_INIT
|
||||
CONFIG_NAND_ECC_BCH
|
||||
CONFIG_NAND_KIRKWOOD
|
||||
CONFIG_NAND_KMETER1
|
||||
CONFIG_NAND_OMAP_GPMC_WSCFG
|
||||
CONFIG_NAND_SECBOOT
|
||||
CONFIG_NAND_SPL
|
||||
CONFIG_NETDEV
|
||||
CONFIG_NETMASK
|
||||
CONFIG_NEVER_ASSERT_ODT_TO_CPU
|
||||
CONFIG_NOBQFMAN
|
||||
CONFIG_NORBOOT
|
||||
CONFIG_NUM_DSP_CPUS
|
||||
CONFIG_ODROID_REV_AIN
|
||||
CONFIG_OTHBOOTARGS
|
||||
CONFIG_OVERWRITE_ETHADDR_ONCE
|
||||
CONFIG_PCA953X
|
||||
CONFIG_PCIE_IMX_PERST_GPIO
|
||||
CONFIG_PCIE_IMX_POWER_GPIO
|
||||
CONFIG_PEN_ADDR_BIG_ENDIAN
|
||||
|
@ -207,20 +180,9 @@ CONFIG_POST
|
|||
CONFIG_POSTBOOTMENU
|
||||
CONFIG_POST_EXTERNAL_WORD_FUNCS
|
||||
CONFIG_POST_SKIP_ENV_FLAGS
|
||||
CONFIG_POWER_FSL
|
||||
CONFIG_POWER_FSL_MC13892
|
||||
CONFIG_POWER_HI6553
|
||||
CONFIG_POWER_LTC3676
|
||||
CONFIG_POWER_LTC3676_I2C_ADDR
|
||||
CONFIG_POWER_PFUZE100
|
||||
CONFIG_POWER_PFUZE100_I2C_ADDR
|
||||
CONFIG_POWER_PFUZE3000
|
||||
CONFIG_POWER_PFUZE3000_I2C_ADDR
|
||||
CONFIG_POWER_SPI
|
||||
CONFIG_POWER_TPS62362
|
||||
CONFIG_POWER_TPS65090_EC
|
||||
CONFIG_POWER_TPS65218
|
||||
CONFIG_POWER_TPS65910
|
||||
CONFIG_PPC_SPINTABLE_COMPATIBLE
|
||||
CONFIG_PRAM
|
||||
CONFIG_PSRAM_SCFG
|
||||
|
@ -232,14 +194,6 @@ CONFIG_RD_LVL
|
|||
CONFIG_RESET_VECTOR_ADDRESS
|
||||
CONFIG_ROCKCHIP_SDHCI_MAX_FREQ
|
||||
CONFIG_ROOTPATH
|
||||
CONFIG_RTC_DS1337
|
||||
CONFIG_RTC_DS1337_NOOSC
|
||||
CONFIG_RTC_DS1338
|
||||
CONFIG_RTC_DS1374
|
||||
CONFIG_RTC_DS3231
|
||||
CONFIG_RTC_MC13XXX
|
||||
CONFIG_RTC_MXS
|
||||
CONFIG_RTC_PT7C4338
|
||||
CONFIG_SANDBOX_ARCH
|
||||
CONFIG_SANDBOX_SDL
|
||||
CONFIG_SANDBOX_SPI_MAX_BUS
|
||||
|
@ -261,700 +215,25 @@ CONFIG_SH_ETHER_PHY_ADDR
|
|||
CONFIG_SH_ETHER_PHY_MODE
|
||||
CONFIG_SH_ETHER_SH7734_MII
|
||||
CONFIG_SH_ETHER_USE_PORT
|
||||
CONFIG_SH_GPIO_PFC
|
||||
CONFIG_SH_QSPI_BASE
|
||||
CONFIG_SLIC
|
||||
CONFIG_SMDK5420
|
||||
CONFIG_SMP_PEN_ADDR
|
||||
CONFIG_SMSC_LPC47M
|
||||
CONFIG_SMSC_SIO1007
|
||||
CONFIG_SOCRATES
|
||||
CONFIG_SOFT_I2C_READ_REPEATED_START
|
||||
CONFIG_SPD_EEPROM
|
||||
CONFIG_SPI_ADDR
|
||||
CONFIG_SPI_BOOTING
|
||||
CONFIG_SPI_FLASH_QUAD
|
||||
CONFIG_SPI_FLASH_SIZE
|
||||
CONFIG_SPI_HALF_DUPLEX
|
||||
CONFIG_SPI_N25Q256A_RESET
|
||||
CONFIG_SPL_NS16550_MIN_FUNCTIONS
|
||||
CONFIG_SRIO1
|
||||
CONFIG_SRIO2
|
||||
CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET
|
||||
CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1
|
||||
CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2
|
||||
CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS
|
||||
CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE
|
||||
CONFIG_SRIO_PCIE_BOOT_MASTER
|
||||
CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK
|
||||
CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS
|
||||
CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS
|
||||
CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE
|
||||
CONFIG_STACKBASE
|
||||
CONFIG_STANDALONE_LOAD_ADDR
|
||||
CONFIG_STD_DEVICES_SETTINGS
|
||||
CONFIG_SYS_AMASK0
|
||||
CONFIG_SYS_AMASK1
|
||||
CONFIG_SYS_AMASK1_FINAL
|
||||
CONFIG_SYS_AMASK2
|
||||
CONFIG_SYS_AMASK2_FINAL
|
||||
CONFIG_SYS_AMASK3
|
||||
CONFIG_SYS_AMASK4
|
||||
CONFIG_SYS_AMASK6
|
||||
CONFIG_SYS_AMASK7
|
||||
CONFIG_SYS_AT91_MAIN_CLOCK
|
||||
CONFIG_SYS_AT91_PLLA
|
||||
CONFIG_SYS_AT91_PLLB
|
||||
CONFIG_SYS_AT91_SLOW_CLOCK
|
||||
CONFIG_SYS_BAUDRATE_TABLE
|
||||
CONFIG_SYS_BMAN_CENA_BASE
|
||||
CONFIG_SYS_BMAN_CENA_SIZE
|
||||
CONFIG_SYS_BMAN_CINH_BASE
|
||||
CONFIG_SYS_BMAN_CINH_SIZE
|
||||
CONFIG_SYS_BMAN_MEM_BASE
|
||||
CONFIG_SYS_BMAN_MEM_PHYS
|
||||
CONFIG_SYS_BMAN_MEM_SIZE
|
||||
CONFIG_SYS_BMAN_NUM_PORTALS
|
||||
CONFIG_SYS_BMAN_SP_CENA_SIZE
|
||||
CONFIG_SYS_BMAN_SP_CINH_SIZE
|
||||
CONFIG_SYS_BMAN_SWP_ISDR_REG
|
||||
CONFIG_SYS_BOOTMAPSZ
|
||||
CONFIG_SYS_CACHE_ACR0
|
||||
CONFIG_SYS_CACHE_ACR1
|
||||
CONFIG_SYS_CACHE_ACR2
|
||||
CONFIG_SYS_CACHE_DCACR
|
||||
CONFIG_SYS_CACHE_ICACR
|
||||
CONFIG_SYS_CCSRBAR
|
||||
CONFIG_SYS_CCSRBAR_PHYS
|
||||
CONFIG_SYS_CCSRBAR_PHYS_HIGH
|
||||
CONFIG_SYS_CCSRBAR_PHYS_LOW
|
||||
CONFIG_SYS_CLK
|
||||
CONFIG_SYS_CLKTL_CBCDR
|
||||
CONFIG_SYS_CPLD_AMASK
|
||||
CONFIG_SYS_CPLD_BASE
|
||||
CONFIG_SYS_CPLD_BASE_PHYS
|
||||
CONFIG_SYS_CPLD_CSOR
|
||||
CONFIG_SYS_CPLD_CSPR
|
||||
CONFIG_SYS_CPLD_CSPR_EXT
|
||||
CONFIG_SYS_CPLD_FTIM0
|
||||
CONFIG_SYS_CPLD_FTIM1
|
||||
CONFIG_SYS_CPLD_FTIM2
|
||||
CONFIG_SYS_CPLD_FTIM3
|
||||
CONFIG_SYS_CPU_CLK
|
||||
CONFIG_SYS_CS0_BASE
|
||||
CONFIG_SYS_CS0_CTRL
|
||||
CONFIG_SYS_CS0_FTIM0
|
||||
CONFIG_SYS_CS0_FTIM1
|
||||
CONFIG_SYS_CS0_FTIM2
|
||||
CONFIG_SYS_CS0_FTIM3
|
||||
CONFIG_SYS_CS0_MASK
|
||||
CONFIG_SYS_CS1_BASE
|
||||
CONFIG_SYS_CS1_CTRL
|
||||
CONFIG_SYS_CS1_FTIM0
|
||||
CONFIG_SYS_CS1_FTIM1
|
||||
CONFIG_SYS_CS1_FTIM2
|
||||
CONFIG_SYS_CS1_FTIM3
|
||||
CONFIG_SYS_CS1_MASK
|
||||
CONFIG_SYS_CS2_BASE
|
||||
CONFIG_SYS_CS2_CTRL
|
||||
CONFIG_SYS_CS2_FTIM0
|
||||
CONFIG_SYS_CS2_FTIM1
|
||||
CONFIG_SYS_CS2_FTIM2
|
||||
CONFIG_SYS_CS2_FTIM3
|
||||
CONFIG_SYS_CS2_MASK
|
||||
CONFIG_SYS_CS3_BASE
|
||||
CONFIG_SYS_CS3_CTRL
|
||||
CONFIG_SYS_CS3_FTIM0
|
||||
CONFIG_SYS_CS3_FTIM1
|
||||
CONFIG_SYS_CS3_FTIM2
|
||||
CONFIG_SYS_CS3_FTIM3
|
||||
CONFIG_SYS_CS3_MASK
|
||||
CONFIG_SYS_CS4_FTIM0
|
||||
CONFIG_SYS_CS4_FTIM1
|
||||
CONFIG_SYS_CS4_FTIM2
|
||||
CONFIG_SYS_CS4_FTIM3
|
||||
CONFIG_SYS_CS6_FTIM0
|
||||
CONFIG_SYS_CS6_FTIM1
|
||||
CONFIG_SYS_CS6_FTIM2
|
||||
CONFIG_SYS_CS6_FTIM3
|
||||
CONFIG_SYS_CS7_FTIM0
|
||||
CONFIG_SYS_CS7_FTIM1
|
||||
CONFIG_SYS_CS7_FTIM2
|
||||
CONFIG_SYS_CS7_FTIM3
|
||||
CONFIG_SYS_CSOR0
|
||||
CONFIG_SYS_CSOR1
|
||||
CONFIG_SYS_CSOR2
|
||||
CONFIG_SYS_CSOR3
|
||||
CONFIG_SYS_CSOR4
|
||||
CONFIG_SYS_CSOR6
|
||||
CONFIG_SYS_CSOR7
|
||||
CONFIG_SYS_CSPR0
|
||||
CONFIG_SYS_CSPR0_EXT
|
||||
CONFIG_SYS_CSPR0_FINAL
|
||||
CONFIG_SYS_CSPR1
|
||||
CONFIG_SYS_CSPR1_EXT
|
||||
CONFIG_SYS_CSPR1_FINAL
|
||||
CONFIG_SYS_CSPR2
|
||||
CONFIG_SYS_CSPR2_EXT
|
||||
CONFIG_SYS_CSPR2_FINAL
|
||||
CONFIG_SYS_CSPR3
|
||||
CONFIG_SYS_CSPR3_EXT
|
||||
CONFIG_SYS_CSPR3_FINAL
|
||||
CONFIG_SYS_CSPR4
|
||||
CONFIG_SYS_CSPR4_EXT
|
||||
CONFIG_SYS_CSPR6
|
||||
CONFIG_SYS_CSPR6_EXT
|
||||
CONFIG_SYS_CSPR7
|
||||
CONFIG_SYS_CSPR7_EXT
|
||||
CONFIG_SYS_DA850_DDR2_DDRPHYCR
|
||||
CONFIG_SYS_DA850_DDR2_PBBPR
|
||||
CONFIG_SYS_DA850_DDR2_SDBCR
|
||||
CONFIG_SYS_DA850_DDR2_SDBCR2
|
||||
CONFIG_SYS_DA850_DDR2_SDRCR
|
||||
CONFIG_SYS_DA850_DDR2_SDTIMR
|
||||
CONFIG_SYS_DA850_DDR2_SDTIMR2
|
||||
CONFIG_SYS_DA850_PLL0_PLLM
|
||||
CONFIG_SYS_DA850_PLL1_PLLM
|
||||
CONFIG_SYS_DA850_SYSCFG_SUSPSRC
|
||||
CONFIG_SYS_DCACHE_INV
|
||||
CONFIG_SYS_DCSRBAR
|
||||
CONFIG_SYS_DCSRBAR_PHYS
|
||||
CONFIG_SYS_DCSR_DCFG_ADDR
|
||||
CONFIG_SYS_DCSR_DCFG_OFFSET
|
||||
CONFIG_SYS_DDRCDR
|
||||
CONFIG_SYS_DDRCDR_VALUE
|
||||
CONFIG_SYS_DDRUA
|
||||
CONFIG_SYS_DDR_BLOCK1_SIZE
|
||||
CONFIG_SYS_DDR_BLOCK2_BASE
|
||||
CONFIG_SYS_DDR_CLKSEL
|
||||
CONFIG_SYS_DDR_CLK_CNTL
|
||||
CONFIG_SYS_DDR_CLK_CONTROL
|
||||
CONFIG_SYS_DDR_CLK_CTRL
|
||||
CONFIG_SYS_DDR_CONFIG
|
||||
CONFIG_SYS_DDR_CONFIG_2
|
||||
CONFIG_SYS_DDR_CONTROL
|
||||
CONFIG_SYS_DDR_CONTROL_2
|
||||
CONFIG_SYS_DDR_CS0_BNDS
|
||||
CONFIG_SYS_DDR_CS0_CONFIG
|
||||
CONFIG_SYS_DDR_CS0_CONFIG_2
|
||||
CONFIG_SYS_DDR_CS1_BNDS
|
||||
CONFIG_SYS_DDR_CS1_CONFIG
|
||||
CONFIG_SYS_DDR_CS1_CONFIG_2
|
||||
CONFIG_SYS_DDR_INIT_ADDR
|
||||
CONFIG_SYS_DDR_INIT_EXT_ADDR
|
||||
CONFIG_SYS_DDR_INTERVAL
|
||||
CONFIG_SYS_DDR_MODE
|
||||
CONFIG_SYS_DDR_MODE2
|
||||
CONFIG_SYS_DDR_MODE_1
|
||||
CONFIG_SYS_DDR_MODE_2
|
||||
CONFIG_SYS_DDR_MODE_CONTROL
|
||||
CONFIG_SYS_DDR_RCW_1
|
||||
CONFIG_SYS_DDR_RCW_2
|
||||
CONFIG_SYS_DDR_SDRAM_BASE
|
||||
CONFIG_SYS_DDR_SDRAM_CFG
|
||||
CONFIG_SYS_DDR_SDRAM_CFG2
|
||||
CONFIG_SYS_DDR_SDRAM_CLK_CNTL
|
||||
CONFIG_SYS_DDR_SR_CNTR
|
||||
CONFIG_SYS_DDR_TIMING_0
|
||||
CONFIG_SYS_DDR_TIMING_1
|
||||
CONFIG_SYS_DDR_TIMING_2
|
||||
CONFIG_SYS_DDR_TIMING_3
|
||||
CONFIG_SYS_DDR_TIMING_4
|
||||
CONFIG_SYS_DDR_TIMING_5
|
||||
CONFIG_SYS_DDR_WRLVL_CONTROL
|
||||
CONFIG_SYS_DDR_ZQ_CONTROL
|
||||
CONFIG_SYS_DIALOG_PMIC_I2C_ADDR
|
||||
CONFIG_SYS_DPAA_DCE
|
||||
CONFIG_SYS_DPAA_FMAN
|
||||
CONFIG_SYS_DPAA_PME
|
||||
CONFIG_SYS_DPAA_RMAN
|
||||
CONFIG_SYS_DRAM_TEST
|
||||
CONFIG_SYS_DV_NOR_BOOT_CFG
|
||||
CONFIG_SYS_ENV_SECT_SIZE
|
||||
CONFIG_SYS_ETHOC_BASE
|
||||
CONFIG_SYS_ETHOC_BUFFER_ADDR
|
||||
CONFIG_SYS_EXCEPTION_VECTORS_HIGH
|
||||
CONFIG_SYS_FAST_CLK
|
||||
CONFIG_SYS_FEC_BUF_USE_SRAM
|
||||
CONFIG_SYS_FLASH0
|
||||
CONFIG_SYS_FLASH1
|
||||
CONFIG_SYS_FLASH1_BASE_PHYS
|
||||
CONFIG_SYS_FLASH1_BASE_PHYS_EARLY
|
||||
CONFIG_SYS_FLASH_BANKS_LIST
|
||||
CONFIG_SYS_FLASH_BANKS_SIZES
|
||||
CONFIG_SYS_FLASH_BASE
|
||||
CONFIG_SYS_FLASH_BASE_PHYS
|
||||
CONFIG_SYS_FLASH_BASE_PHYS_EARLY
|
||||
CONFIG_SYS_FLASH_PARMSECT_SZ
|
||||
CONFIG_SYS_FLASH_SIZE
|
||||
CONFIG_SYS_FM1_10GEC1_PHY_ADDR
|
||||
CONFIG_SYS_FM1_CLK
|
||||
CONFIG_SYS_FM1_DTSEC1_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC2_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC3_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC4_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR
|
||||
CONFIG_SYS_FM1_DTSEC5_PHY_ADDR
|
||||
CONFIG_SYS_FM1_QSGMII11_PHY_ADDR
|
||||
CONFIG_SYS_FM1_QSGMII21_PHY_ADDR
|
||||
CONFIG_SYS_FM2_CLK
|
||||
CONFIG_SYS_FM_MURAM_SIZE
|
||||
CONFIG_SYS_FPGAREG_DIPSW
|
||||
CONFIG_SYS_FPGAREG_FREQ
|
||||
CONFIG_SYS_FPGAREG_RESET
|
||||
CONFIG_SYS_FPGAREG_RESET_CODE
|
||||
CONFIG_SYS_FPGA_AMASK
|
||||
CONFIG_SYS_FPGA_BASE
|
||||
CONFIG_SYS_FPGA_CSOR
|
||||
CONFIG_SYS_FPGA_CSPR
|
||||
CONFIG_SYS_FPGA_CSPR_EXT
|
||||
CONFIG_SYS_FPGA_FTIM0
|
||||
CONFIG_SYS_FPGA_FTIM1
|
||||
CONFIG_SYS_FPGA_FTIM2
|
||||
CONFIG_SYS_FPGA_FTIM3
|
||||
CONFIG_SYS_FPGA_SIZE
|
||||
CONFIG_SYS_FPGA_WAIT
|
||||
CONFIG_SYS_GPIO1_EN
|
||||
CONFIG_SYS_GPIO1_FUNC
|
||||
CONFIG_SYS_GPIO1_LED
|
||||
CONFIG_SYS_GPIO1_OUT
|
||||
CONFIG_SYS_GPIO_EN
|
||||
CONFIG_SYS_GPIO_FUNC
|
||||
CONFIG_SYS_GPIO_OUT
|
||||
CONFIG_SYS_GPR1
|
||||
CONFIG_SYS_HZ_CLOCK
|
||||
CONFIG_SYS_I2C_BUSES
|
||||
CONFIG_SYS_I2C_EXPANDER_ADDR
|
||||
CONFIG_SYS_I2C_FPGA_ADDR
|
||||
CONFIG_SYS_I2C_G762_ADDR
|
||||
CONFIG_SYS_I2C_IFDR_DIV
|
||||
CONFIG_SYS_I2C_MAX_HOPS
|
||||
CONFIG_SYS_I2C_NOPROBES
|
||||
CONFIG_SYS_I2C_PCA953X_ADDR
|
||||
CONFIG_SYS_I2C_PCA953X_WIDTH
|
||||
CONFIG_SYS_I2C_PCA9557_ADDR
|
||||
CONFIG_SYS_I2C_PINMUX_CLR
|
||||
CONFIG_SYS_I2C_PINMUX_REG
|
||||
CONFIG_SYS_I2C_PINMUX_SET
|
||||
CONFIG_SYS_I2C_RTC_ADDR
|
||||
CONFIG_SYS_I2C_TCA642X_ADDR
|
||||
CONFIG_SYS_I2C_TCA642X_BUS_NUM
|
||||
CONFIG_SYS_ICACHE_INV
|
||||
CONFIG_SYS_IFC_ADDR
|
||||
CONFIG_SYS_IFC_CCR
|
||||
CONFIG_SYS_INIT_DBCR
|
||||
CONFIG_SYS_INIT_L2CSR0
|
||||
CONFIG_SYS_INIT_L2_ADDR
|
||||
CONFIG_SYS_INIT_L2_ADDR_PHYS
|
||||
CONFIG_SYS_INIT_L2_END
|
||||
CONFIG_SYS_INIT_L3_ADDR
|
||||
CONFIG_SYS_INIT_L3_ADDR_PHYS
|
||||
CONFIG_SYS_INIT_L3_VADDR
|
||||
CONFIG_SYS_INIT_RAM_ADDR
|
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS
|
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH
|
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW
|
||||
CONFIG_SYS_INIT_RAM_CTRL
|
||||
CONFIG_SYS_INIT_RAM_SIZE
|
||||
CONFIG_SYS_INIT_SP_OFFSET
|
||||
CONFIG_SYS_INT_FLASH_BASE
|
||||
CONFIG_SYS_INT_FLASH_ENABLE
|
||||
CONFIG_SYS_IO_BASE
|
||||
CONFIG_SYS_KMBEC_FPGA_BASE
|
||||
CONFIG_SYS_KMBEC_FPGA_SIZE
|
||||
CONFIG_SYS_LATCH_ADDR
|
||||
CONFIG_SYS_LBC_ADDR
|
||||
CONFIG_SYS_LBC_FLASH_BASE
|
||||
CONFIG_SYS_LBC_LBCR
|
||||
CONFIG_SYS_LBC_LCRR
|
||||
CONFIG_SYS_LBC_LSDMR_COMMON
|
||||
CONFIG_SYS_LBC_LSRT
|
||||
CONFIG_SYS_LBC_MRTPR
|
||||
CONFIG_SYS_LBC_SDRAM_BASE
|
||||
CONFIG_SYS_LBC_SDRAM_BASE_PHYS
|
||||
CONFIG_SYS_LBC_SDRAM_SIZE
|
||||
CONFIG_SYS_LDB_CLOCK
|
||||
CONFIG_SYS_LIME_BASE
|
||||
CONFIG_SYS_LOW
|
||||
CONFIG_SYS_LOWMEM_BASE
|
||||
CONFIG_SYS_LPAE_SDRAM_BASE
|
||||
CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH
|
||||
CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS
|
||||
CONFIG_SYS_LS_MC_DPC_MAX_LENGTH
|
||||
CONFIG_SYS_LS_MC_DPL_MAX_LENGTH
|
||||
CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET
|
||||
CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE
|
||||
CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET
|
||||
CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET
|
||||
CONFIG_SYS_MAIN_PWR_ON
|
||||
CONFIG_SYS_MASTER_CLOCK
|
||||
CONFIG_SYS_MATRIX_EBI0CSA_VAL
|
||||
CONFIG_SYS_MATRIX_EBICSA_VAL
|
||||
CONFIG_SYS_MAX_I2C_BUS
|
||||
CONFIG_SYS_MAX_NAND_CHIPS
|
||||
CONFIG_SYS_MBAR
|
||||
CONFIG_SYS_MBAR2
|
||||
CONFIG_SYS_MCKR
|
||||
CONFIG_SYS_MCKR1_VAL
|
||||
CONFIG_SYS_MCKR2_VAL
|
||||
CONFIG_SYS_MCKR_CSS
|
||||
CONFIG_SYS_MDIO1_OFFSET
|
||||
CONFIG_SYS_MEMORY_BASE
|
||||
CONFIG_SYS_MEM_RESERVE_SECURE
|
||||
CONFIG_SYS_MFD
|
||||
CONFIG_SYS_MMC_CD_PIN
|
||||
CONFIG_SYS_MMC_CLK_OD
|
||||
CONFIG_SYS_MMC_U_BOOT_DST
|
||||
CONFIG_SYS_MMC_U_BOOT_OFFS
|
||||
CONFIG_SYS_MMC_U_BOOT_SIZE
|
||||
CONFIG_SYS_MMC_U_BOOT_START
|
||||
CONFIG_SYS_MOR_VAL
|
||||
CONFIG_SYS_MRAM_BASE
|
||||
CONFIG_SYS_NAND_AMASK
|
||||
CONFIG_SYS_NAND_BASE
|
||||
CONFIG_SYS_NAND_BASE2
|
||||
CONFIG_SYS_NAND_BASE_LIST
|
||||
CONFIG_SYS_NAND_BASE_PHYS
|
||||
CONFIG_SYS_NAND_BR_PRELIM
|
||||
CONFIG_SYS_NAND_CS
|
||||
CONFIG_SYS_NAND_CSOR
|
||||
CONFIG_SYS_NAND_CSPR
|
||||
CONFIG_SYS_NAND_CSPR_EXT
|
||||
CONFIG_SYS_NAND_DATA_BASE
|
||||
CONFIG_SYS_NAND_DBW_8
|
||||
CONFIG_SYS_NAND_DDR_LAW
|
||||
CONFIG_SYS_NAND_ECCBYTES
|
||||
CONFIG_SYS_NAND_ECCPOS
|
||||
CONFIG_SYS_NAND_ECCSIZE
|
||||
CONFIG_SYS_NAND_ECCSTEPS
|
||||
CONFIG_SYS_NAND_ECCTOTAL
|
||||
CONFIG_SYS_NAND_ECC_BASE
|
||||
CONFIG_SYS_NAND_ENABLE_PIN
|
||||
CONFIG_SYS_NAND_ENABLE_PIN_SPL
|
||||
CONFIG_SYS_NAND_FTIM0
|
||||
CONFIG_SYS_NAND_FTIM1
|
||||
CONFIG_SYS_NAND_FTIM2
|
||||
CONFIG_SYS_NAND_FTIM3
|
||||
CONFIG_SYS_NAND_HW_ECC
|
||||
CONFIG_SYS_NAND_HW_ECC_OOBFIRST
|
||||
CONFIG_SYS_NAND_LARGEPAGE
|
||||
CONFIG_SYS_NAND_MASK_ALE
|
||||
CONFIG_SYS_NAND_MASK_CLE
|
||||
CONFIG_SYS_NAND_MAX_ECCPOS
|
||||
CONFIG_SYS_NAND_MAX_OOBFREE
|
||||
CONFIG_SYS_NAND_MX7_GPMI_62_ECC_BYTES
|
||||
CONFIG_SYS_NAND_NO_SUBPAGE_WRITE
|
||||
CONFIG_SYS_NAND_OR_PRELIM
|
||||
CONFIG_SYS_NAND_PAGE_2K
|
||||
CONFIG_SYS_NAND_PAGE_4K
|
||||
CONFIG_SYS_NAND_READY_PIN
|
||||
CONFIG_SYS_NAND_REGS_BASE
|
||||
CONFIG_SYS_NAND_SIZE
|
||||
CONFIG_SYS_NAND_U_BOOT_DST
|
||||
CONFIG_SYS_NAND_U_BOOT_RELOC_SP
|
||||
CONFIG_SYS_NAND_U_BOOT_SIZE
|
||||
CONFIG_SYS_NAND_U_BOOT_START
|
||||
CONFIG_SYS_NOR0_CSPR
|
||||
CONFIG_SYS_NOR0_CSPR_EARLY
|
||||
CONFIG_SYS_NOR0_CSPR_EXT
|
||||
CONFIG_SYS_NOR1_CSPR
|
||||
CONFIG_SYS_NOR1_CSPR_EARLY
|
||||
CONFIG_SYS_NOR1_CSPR_EXT
|
||||
CONFIG_SYS_NOR_AMASK
|
||||
CONFIG_SYS_NOR_AMASK_EARLY
|
||||
CONFIG_SYS_NOR_CSOR
|
||||
CONFIG_SYS_NOR_CSPR
|
||||
CONFIG_SYS_NOR_CSPR_EXT
|
||||
CONFIG_SYS_NOR_FTIM0
|
||||
CONFIG_SYS_NOR_FTIM1
|
||||
CONFIG_SYS_NOR_FTIM2
|
||||
CONFIG_SYS_NOR_FTIM3
|
||||
CONFIG_SYS_NS16550_CLK
|
||||
CONFIG_SYS_NS16550_COM1
|
||||
CONFIG_SYS_NS16550_COM2
|
||||
CONFIG_SYS_NS16550_COM3
|
||||
CONFIG_SYS_NS16550_COM4
|
||||
CONFIG_SYS_NS16550_COM5
|
||||
CONFIG_SYS_NS16550_COM6
|
||||
CONFIG_SYS_NS16550_MEM32
|
||||
CONFIG_SYS_NS16550_PORT_MAPPED
|
||||
CONFIG_SYS_NS16550_REG_SIZE
|
||||
CONFIG_SYS_NS16550_SERIAL
|
||||
CONFIG_SYS_NUM_CPC
|
||||
CONFIG_SYS_NUM_FM1_10GEC
|
||||
CONFIG_SYS_NUM_FM1_DTSEC
|
||||
CONFIG_SYS_NUM_FM2_10GEC
|
||||
CONFIG_SYS_NUM_FM2_DTSEC
|
||||
CONFIG_SYS_NUM_FMAN
|
||||
CONFIG_SYS_NUM_I2C_BUSES
|
||||
CONFIG_SYS_NVRAM_BASE_ADDR
|
||||
CONFIG_SYS_NVRAM_SIZE
|
||||
CONFIG_SYS_OBIR
|
||||
CONFIG_SYS_OMAP_ABE_SYSCK
|
||||
CONFIG_SYS_ONENAND_BASE
|
||||
CONFIG_SYS_ONENAND_BLOCK_SIZE
|
||||
CONFIG_SYS_OSCIN_FREQ
|
||||
CONFIG_SYS_OSPR_OFFSET
|
||||
CONFIG_SYS_PACNT
|
||||
CONFIG_SYS_PADAT
|
||||
CONFIG_SYS_PADDR
|
||||
CONFIG_SYS_PAGE_SIZE
|
||||
CONFIG_SYS_PAMU_ADDR
|
||||
CONFIG_SYS_PASPAR
|
||||
CONFIG_SYS_PAXE_BASE
|
||||
CONFIG_SYS_PAXE_SIZE
|
||||
CONFIG_SYS_PBCNT
|
||||
CONFIG_SYS_PBDAT
|
||||
CONFIG_SYS_PBDDR
|
||||
CONFIG_SYS_PBI_FLASH_BASE
|
||||
CONFIG_SYS_PBI_FLASH_WINDOW
|
||||
CONFIG_SYS_PCCNT
|
||||
CONFIG_SYS_PCDAT
|
||||
CONFIG_SYS_PCDDR
|
||||
CONFIG_SYS_PCI
|
||||
CONFIG_SYS_PCI1_ADDR
|
||||
CONFIG_SYS_PCI1_IO_BASE
|
||||
CONFIG_SYS_PCI1_IO_BUS
|
||||
CONFIG_SYS_PCI1_IO_PHYS
|
||||
CONFIG_SYS_PCI1_IO_SIZE
|
||||
CONFIG_SYS_PCI1_IO_VIRT
|
||||
CONFIG_SYS_PCI1_MEM_BASE
|
||||
CONFIG_SYS_PCI1_MEM_BUS
|
||||
CONFIG_SYS_PCI1_MEM_PHYS
|
||||
CONFIG_SYS_PCI1_MEM_SIZE
|
||||
CONFIG_SYS_PCI1_MEM_VIRT
|
||||
CONFIG_SYS_PCI2_ADDR
|
||||
CONFIG_SYS_PCIE
|
||||
CONFIG_SYS_PCIE1_ADDR
|
||||
CONFIG_SYS_PCIE1_CFG_BASE
|
||||
CONFIG_SYS_PCIE1_CFG_SIZE
|
||||
CONFIG_SYS_PCIE1_IO_PHYS
|
||||
CONFIG_SYS_PCIE1_IO_VIRT
|
||||
CONFIG_SYS_PCIE1_MEM_PHYS
|
||||
CONFIG_SYS_PCIE1_MEM_VIRT
|
||||
CONFIG_SYS_PCIE1_PHYS_ADDR
|
||||
CONFIG_SYS_PCIE1_PHYS_BASE
|
||||
CONFIG_SYS_PCIE1_VIRT_ADDR
|
||||
CONFIG_SYS_PCIE2_ADDR
|
||||
CONFIG_SYS_PCIE2_CFG_BASE
|
||||
CONFIG_SYS_PCIE2_CFG_SIZE
|
||||
CONFIG_SYS_PCIE2_IO_PHYS
|
||||
CONFIG_SYS_PCIE2_IO_VIRT
|
||||
CONFIG_SYS_PCIE2_MEM_PHYS
|
||||
CONFIG_SYS_PCIE2_MEM_VIRT
|
||||
CONFIG_SYS_PCIE2_PHYS_ADDR
|
||||
CONFIG_SYS_PCIE2_PHYS_BASE
|
||||
CONFIG_SYS_PCIE2_VIRT_ADDR
|
||||
CONFIG_SYS_PCIE3_ADDR
|
||||
CONFIG_SYS_PCIE3_IO_PHYS
|
||||
CONFIG_SYS_PCIE3_IO_VIRT
|
||||
CONFIG_SYS_PCIE3_MEM_PHYS
|
||||
CONFIG_SYS_PCIE3_MEM_VIRT
|
||||
CONFIG_SYS_PCIE3_PHYS_ADDR
|
||||
CONFIG_SYS_PCIE3_PHYS_SIZE
|
||||
CONFIG_SYS_PCIE4_ADDR
|
||||
CONFIG_SYS_PCIE4_IO_PHYS
|
||||
CONFIG_SYS_PCIE4_IO_VIRT
|
||||
CONFIG_SYS_PCIE4_MEM_BUS
|
||||
CONFIG_SYS_PCIE4_MEM_PHYS
|
||||
CONFIG_SYS_PCIE4_MEM_VIRT
|
||||
CONFIG_SYS_PCIE4_PHYS_ADDR
|
||||
CONFIG_SYS_PCIE_MMAP_SIZE
|
||||
CONFIG_SYS_PDCNT
|
||||
CONFIG_SYS_PEHLPAR
|
||||
CONFIG_SYS_PIOC_PDR_VAL
|
||||
CONFIG_SYS_PIOC_PDR_VAL1
|
||||
CONFIG_SYS_PIOC_PPUDR_VAL
|
||||
CONFIG_SYS_PIOD_PDR_VAL1
|
||||
CONFIG_SYS_PIOD_PPUDR_VAL
|
||||
CONFIG_SYS_PJPAR
|
||||
CONFIG_SYS_PL310_BASE
|
||||
CONFIG_SYS_PLLAR_VAL
|
||||
CONFIG_SYS_PLLCR
|
||||
CONFIG_SYS_PLL_BYPASS
|
||||
CONFIG_SYS_PLL_FDR
|
||||
CONFIG_SYS_PLL_ODR
|
||||
CONFIG_SYS_PLL_SETTLING_TIME
|
||||
CONFIG_SYS_PMAN
|
||||
CONFIG_SYS_PME_CLK
|
||||
CONFIG_SYS_POST_MEMORY
|
||||
CONFIG_SYS_POST_MEM_REGIONS
|
||||
CONFIG_SYS_PUAPAR
|
||||
CONFIG_SYS_QMAN_CENA_BASE
|
||||
CONFIG_SYS_QMAN_CENA_SIZE
|
||||
CONFIG_SYS_QMAN_CINH_BASE
|
||||
CONFIG_SYS_QMAN_CINH_SIZE
|
||||
CONFIG_SYS_QMAN_MEM_BASE
|
||||
CONFIG_SYS_QMAN_MEM_PHYS
|
||||
CONFIG_SYS_QMAN_MEM_SIZE
|
||||
CONFIG_SYS_QMAN_NUM_PORTALS
|
||||
CONFIG_SYS_QMAN_SP_CENA_SIZE
|
||||
CONFIG_SYS_QMAN_SP_CINH_SIZE
|
||||
CONFIG_SYS_QMAN_SWP_ISDR_REG
|
||||
CONFIG_SYS_QRIO_BASE
|
||||
CONFIG_SYS_QRIO_BASE_PHYS
|
||||
CONFIG_SYS_RCAR_I2C0_BASE
|
||||
CONFIG_SYS_RCAR_I2C1_BASE
|
||||
CONFIG_SYS_RCAR_I2C2_BASE
|
||||
CONFIG_SYS_RCAR_I2C3_BASE
|
||||
CONFIG_SYS_RFD
|
||||
CONFIG_SYS_RGMII1_PHY_ADDR
|
||||
CONFIG_SYS_RGMII2_PHY_ADDR
|
||||
CONFIG_SYS_ROM_BASE
|
||||
CONFIG_SYS_RSTC_RMR_VAL
|
||||
CONFIG_SYS_RTC_BUS_NUM
|
||||
CONFIG_SYS_RTC_CNT
|
||||
CONFIG_SYS_RTC_SETUP
|
||||
CONFIG_SYS_SATA
|
||||
CONFIG_SYS_SATA_FAT_BOOT_PARTITION
|
||||
CONFIG_SYS_SBFHDR_DATA_OFFSET
|
||||
CONFIG_SYS_SBFHDR_SIZE
|
||||
CONFIG_SYS_SCCR_SATACM
|
||||
CONFIG_SYS_SCCR_TSEC1CM
|
||||
CONFIG_SYS_SCCR_TSEC2CM
|
||||
CONFIG_SYS_SCCR_USBDRCM
|
||||
CONFIG_SYS_SCR
|
||||
CONFIG_SYS_SDRAM
|
||||
CONFIG_SYS_SDRAM_BASE
|
||||
CONFIG_SYS_SDRAM_BASE0
|
||||
CONFIG_SYS_SDRAM_BASE1
|
||||
CONFIG_SYS_SDRAM_BASE2
|
||||
CONFIG_SYS_SDRAM_CFG1
|
||||
CONFIG_SYS_SDRAM_CFG2
|
||||
CONFIG_SYS_SDRAM_CTRL
|
||||
CONFIG_SYS_SDRAM_EMOD
|
||||
CONFIG_SYS_SDRAM_MODE
|
||||
CONFIG_SYS_SDRAM_SIZE
|
||||
CONFIG_SYS_SDRAM_SIZE0
|
||||
CONFIG_SYS_SDRAM_SIZE_LAW
|
||||
CONFIG_SYS_SDRAM_VAL
|
||||
CONFIG_SYS_SDRAM_VAL1
|
||||
CONFIG_SYS_SDRAM_VAL10
|
||||
CONFIG_SYS_SDRAM_VAL11
|
||||
CONFIG_SYS_SDRAM_VAL12
|
||||
CONFIG_SYS_SDRAM_VAL2
|
||||
CONFIG_SYS_SDRAM_VAL3
|
||||
CONFIG_SYS_SDRAM_VAL4
|
||||
CONFIG_SYS_SDRAM_VAL5
|
||||
CONFIG_SYS_SDRAM_VAL6
|
||||
CONFIG_SYS_SDRAM_VAL7
|
||||
CONFIG_SYS_SDRAM_VAL8
|
||||
CONFIG_SYS_SDRAM_VAL9
|
||||
CONFIG_SYS_SDRC_CR_VAL
|
||||
CONFIG_SYS_SDRC_MDR_VAL
|
||||
CONFIG_SYS_SDRC_MR_VAL
|
||||
CONFIG_SYS_SDRC_MR_VAL1
|
||||
CONFIG_SYS_SDRC_MR_VAL2
|
||||
CONFIG_SYS_SDRC_MR_VAL3
|
||||
CONFIG_SYS_SDRC_MR_VAL4
|
||||
CONFIG_SYS_SDRC_MR_VAL5
|
||||
CONFIG_SYS_SDRC_TR_VAL
|
||||
CONFIG_SYS_SDRC_TR_VAL1
|
||||
CONFIG_SYS_SDRC_TR_VAL2
|
||||
CONFIG_SYS_SEC_MON_ADDR
|
||||
CONFIG_SYS_SEC_MON_OFFSET
|
||||
CONFIG_SYS_SERIAL0
|
||||
CONFIG_SYS_SERIAL1
|
||||
CONFIG_SYS_SERIAL2
|
||||
CONFIG_SYS_SERIAL3
|
||||
CONFIG_SYS_SFP_ADDR
|
||||
CONFIG_SYS_SFP_OFFSET
|
||||
CONFIG_SYS_SGMII1_PHY_ADDR
|
||||
CONFIG_SYS_SGMII2_PHY_ADDR
|
||||
CONFIG_SYS_SGMII3_PHY_ADDR
|
||||
CONFIG_SYS_SGMII_LINERATE_MHZ
|
||||
CONFIG_SYS_SGMII_RATESCALE
|
||||
CONFIG_SYS_SGMII_REFCLK_MHZ
|
||||
CONFIG_SYS_SH_SDHI0_BASE
|
||||
CONFIG_SYS_SH_SDHI1_BASE
|
||||
CONFIG_SYS_SH_SDHI2_BASE
|
||||
CONFIG_SYS_SH_SDHI3_BASE
|
||||
CONFIG_SYS_SH_SDHI_NR_CHANNEL
|
||||
CONFIG_SYS_SICRH
|
||||
CONFIG_SYS_SICRL
|
||||
CONFIG_SYS_SMC0_CYCLE0_VAL
|
||||
CONFIG_SYS_SMC0_MODE0_VAL
|
||||
CONFIG_SYS_SMC0_PULSE0_VAL
|
||||
CONFIG_SYS_SMC0_SETUP0_VAL
|
||||
CONFIG_SYS_SPI_ARGS_OFFS
|
||||
CONFIG_SYS_SPI_ARGS_SIZE
|
||||
CONFIG_SYS_SPI_BASE
|
||||
CONFIG_SYS_SPI_CLK
|
||||
CONFIG_SYS_SPI_FLASH_U_BOOT_DST
|
||||
CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS
|
||||
CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE
|
||||
CONFIG_SYS_SPI_FLASH_U_BOOT_START
|
||||
CONFIG_SYS_SPI_KERNEL_OFFS
|
||||
CONFIG_SYS_SPI_ST_ENABLE_WP_PIN
|
||||
CONFIG_SYS_SPI_U_BOOT_SIZE
|
||||
CONFIG_SYS_SPL_MALLOC_START
|
||||
CONFIG_SYS_SPR
|
||||
CONFIG_SYS_SRIO
|
||||
CONFIG_SYS_SRIO1_MEM_PHYS
|
||||
CONFIG_SYS_SRIO1_MEM_SIZE
|
||||
CONFIG_SYS_SRIO1_MEM_VIRT
|
||||
CONFIG_SYS_SRIO2_MEM_PHYS
|
||||
CONFIG_SYS_SRIO2_MEM_SIZE
|
||||
CONFIG_SYS_SRIO2_MEM_VIRT
|
||||
CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR
|
||||
CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS
|
||||
CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR
|
||||
CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS
|
||||
CONFIG_SYS_SST_SECT
|
||||
CONFIG_SYS_SST_SECTSZ
|
||||
CONFIG_SYS_STACK_SIZE
|
||||
CONFIG_SYS_TBIPA_VALUE
|
||||
CONFIG_SYS_TCLK
|
||||
CONFIG_SYS_TIMERBASE
|
||||
CONFIG_SYS_TIMER_BASE
|
||||
CONFIG_SYS_TIMER_COUNTER
|
||||
CONFIG_SYS_TIMER_COUNTS_DOWN
|
||||
CONFIG_SYS_TIMER_RATE
|
||||
CONFIG_SYS_TMPVIRT
|
||||
CONFIG_SYS_TSEC1_OFFSET
|
||||
CONFIG_SYS_TX_ETH_BUFFER
|
||||
CONFIG_SYS_UART2_ALT3_GPIO
|
||||
CONFIG_SYS_UART_PORT
|
||||
CONFIG_SYS_UBOOT_BASE
|
||||
CONFIG_SYS_UBOOT_START
|
||||
CONFIG_SYS_UEC
|
||||
CONFIG_SYS_UEC2_PHY_ADDR
|
||||
CONFIG_SYS_USB_OHCI_REGS_BASE
|
||||
CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR
|
||||
CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN
|
||||
CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT
|
||||
CONFIG_SYS_VCXK_BASE
|
||||
CONFIG_SYS_VCXK_DEFAULT_LINEALIGN
|
||||
CONFIG_SYS_VCXK_DOUBLEBUFFERED
|
||||
CONFIG_SYS_VCXK_ENABLE_DDR
|
||||
CONFIG_SYS_VCXK_ENABLE_PIN
|
||||
CONFIG_SYS_VCXK_ENABLE_PORT
|
||||
CONFIG_SYS_VCXK_INVERT_DDR
|
||||
CONFIG_SYS_VCXK_INVERT_PIN
|
||||
CONFIG_SYS_VCXK_INVERT_PORT
|
||||
CONFIG_SYS_VCXK_REQUEST_DDR
|
||||
CONFIG_SYS_VCXK_REQUEST_PIN
|
||||
CONFIG_SYS_VCXK_REQUEST_PORT
|
||||
CONFIG_SYS_VSC7385_BASE
|
||||
CONFIG_SYS_VSC7385_BASE_PHYS
|
||||
CONFIG_SYS_VSC7385_BR_PRELIM
|
||||
CONFIG_SYS_VSC7385_OR_PRELIM
|
||||
CONFIG_SYS_WATCHDOG_VALUE
|
||||
CONFIG_SYS_WDTC_WDMR_VAL
|
||||
CONFIG_SYS_WRITE_SWAPPED_DATA
|
||||
CONFIG_SYS_XHCI_USB1_ADDR
|
||||
CONFIG_SYS_XHCI_USB2_ADDR
|
||||
CONFIG_SYS_XHCI_USB3_ADDR
|
||||
CONFIG_TCA642X
|
||||
CONFIG_TEGRA_BOARD_STRING
|
||||
CONFIG_TEGRA_CLOCK_SCALING
|
||||
CONFIG_TEGRA_ENABLE_UARTA
|
||||
CONFIG_TEGRA_ENABLE_UARTD
|
||||
CONFIG_TEGRA_LP0
|
||||
CONFIG_TEGRA_PMU
|
||||
CONFIG_TEGRA_SLINK_CTRLS
|
||||
CONFIG_TEGRA_SPI
|
||||
CONFIG_TEGRA_UARTA_GPU
|
||||
|
@ -964,9 +243,7 @@ CONFIG_TEGRA_VDD_CORE_TPS62366A_SET1
|
|||
CONFIG_TESTPIN_MASK
|
||||
CONFIG_TESTPIN_REG
|
||||
CONFIG_THOR_RESET_OFF
|
||||
CONFIG_TMU_TIMER
|
||||
CONFIG_TPM_TIS_BASE_ADDRESS
|
||||
CONFIG_TPS6586X_POWER
|
||||
CONFIG_TSEC
|
||||
CONFIG_TSEC1
|
||||
CONFIG_TSEC1_NAME
|
||||
|
@ -979,7 +256,6 @@ CONFIG_TSEC4_NAME
|
|||
CONFIG_TSECV2
|
||||
CONFIG_TSECV2_1
|
||||
CONFIG_TSEC_TBICR_SETTINGS
|
||||
CONFIG_TWL6030_POWER
|
||||
CONFIG_UBIFS_VOLUME
|
||||
CONFIG_UBI_PART
|
||||
CONFIG_UBOOTPATH
|
||||
|
@ -990,25 +266,15 @@ CONFIG_UEC_ETH2
|
|||
CONFIG_USART_BASE
|
||||
CONFIG_USART_ID
|
||||
CONFIG_USBD_HS
|
||||
CONFIG_USBD_MANUFACTURER
|
||||
CONFIG_USBD_PRODUCTID_CDCACM
|
||||
CONFIG_USBD_PRODUCTID_GSERIAL
|
||||
CONFIG_USBD_PRODUCT_NAME
|
||||
CONFIG_USBD_VENDORID
|
||||
CONFIG_USB_BOOTING
|
||||
CONFIG_USB_DEVICE
|
||||
CONFIG_USB_EXT2_BOOT
|
||||
CONFIG_USB_FAT_BOOT
|
||||
CONFIG_USB_GADGET_AT91
|
||||
CONFIG_USB_ISP1301_I2C_ADDR
|
||||
CONFIG_USB_TTY
|
||||
CONFIG_U_BOOT_HDR_SIZE
|
||||
CONFIG_VAR_SIZE_SPL
|
||||
CONFIG_VERY_BIG_RAM
|
||||
CONFIG_VSC7385_ENET
|
||||
CONFIG_VSC7385_IMAGE
|
||||
CONFIG_VSC7385_IMAGE_SIZE
|
||||
CONFIG_VSC9953
|
||||
CONFIG_WATCHDOG_PRESC
|
||||
CONFIG_WATCHDOG_RC
|
||||
CONFIG_WATCHDOG_TIMEOUT
|
||||
|
|
Loading…
Reference in a new issue