mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-11 07:34:31 +00:00
arm: move flush_dcache_all() to just before disable cache
In Cortex-A15 architecture, when we run cache invalidate the cache clean operation executes automatically. So if there are any dirty cache lines before disabling the L2 cache these will be synchronized with the main memory when invalidate_dcache_all() runs in the last part of U-boot The two functions after flush_dcache_all is using the stack. So this data will be on the cache. After disable when invalidate is called the data will be flushed from cache to memory. This corrupts the stack in invalida_dcache_all. So this change is required to avoid the u-boot hang. So flush has to be done just before clearing CR_C bit Signed-off-by: Arun Mankuzhi <arun.m@samsung.com> Signed-off-by: Simon Glass <sjg@chromium.org>
This commit is contained in:
parent
612404c28a
commit
44df5e8d30
1 changed files with 4 additions and 1 deletions
|
@ -153,8 +153,11 @@ static void cache_disable(uint32_t cache_bit)
|
||||||
return;
|
return;
|
||||||
/* if disabling data cache, disable mmu too */
|
/* if disabling data cache, disable mmu too */
|
||||||
cache_bit |= CR_M;
|
cache_bit |= CR_M;
|
||||||
flush_dcache_all();
|
|
||||||
}
|
}
|
||||||
|
reg = get_cr();
|
||||||
|
cp_delay();
|
||||||
|
if (cache_bit == (CR_C | CR_M))
|
||||||
|
flush_dcache_all();
|
||||||
set_cr(reg & ~cache_bit);
|
set_cr(reg & ~cache_bit);
|
||||||
}
|
}
|
||||||
#endif
|
#endif
|
||||||
|
|
Loading…
Reference in a new issue