CPCIISER4 configuration updated.

This commit is contained in:
stroese 2003-02-18 11:30:24 +00:00
parent d7787c6e57
commit 2a9e02ead3
2 changed files with 11 additions and 7 deletions

View file

@ -2,6 +2,9 @@
Changes since U-Boot 0.2.1: Changes since U-Boot 0.2.1:
====================================================================== ======================================================================
* Patch by Stefan Roese, 18 Feb 2003:
CPCIISER4 configuration updated.
* Patch by Stefan Roese, 17 Feb 2003: * Patch by Stefan Roese, 17 Feb 2003:
Fixed bug in ext. serial clock setup on PPC405 (since PPC440 port). Fixed bug in ext. serial clock setup on PPC405 (since PPC440 port).

View file

@ -1,5 +1,5 @@
/* /*
* (C) Copyright 2001 * (C) Copyright 2001-2003
* Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
* *
* See file CREDITS for list of people who contributed to this * See file CREDITS for list of people who contributed to this
@ -56,6 +56,7 @@
#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \ #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
CFG_CMD_PCI | \ CFG_CMD_PCI | \
CFG_CMD_IRQ | \ CFG_CMD_IRQ | \
CFG_CMD_MII | \
CFG_CMD_ELF | \ CFG_CMD_ELF | \
CFG_CMD_EEPROM ) CFG_CMD_EEPROM )
@ -223,12 +224,12 @@
/*----------------------------------------------------------------------- /*-----------------------------------------------------------------------
* Definitions for initial stack pointer and data area (in DPRAM) * Definitions for initial stack pointer and data area (in DPRAM)
*/ */
#define CFG_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */ #define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
#define CFG_INIT_RAM_END 0x0f00 /* End of used area in RAM */ #define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
/* /*
* Internal Definitions * Internal Definitions