2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2011-11-08 23:18:08 +00:00
|
|
|
/*
|
2013-01-19 16:02:49 +00:00
|
|
|
* Freescale i.MX23/i.MX28 Clock
|
2011-11-08 23:18:08 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
* on behalf of DENX Software Engineering GmbH
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CLOCK_H__
|
|
|
|
#define __CLOCK_H__
|
|
|
|
|
|
|
|
enum mxc_clock {
|
|
|
|
MXC_ARM_CLK = 0,
|
|
|
|
MXC_AHB_CLK,
|
|
|
|
MXC_IPG_CLK,
|
|
|
|
MXC_EMI_CLK,
|
|
|
|
MXC_GPMI_CLK,
|
|
|
|
MXC_IO0_CLK,
|
|
|
|
MXC_IO1_CLK,
|
2013-01-19 16:02:49 +00:00
|
|
|
MXC_XTAL_CLK,
|
2011-11-08 23:18:08 +00:00
|
|
|
MXC_SSP0_CLK,
|
2013-01-19 16:02:49 +00:00
|
|
|
#ifdef CONFIG_MX28
|
2011-11-08 23:18:08 +00:00
|
|
|
MXC_SSP1_CLK,
|
|
|
|
MXC_SSP2_CLK,
|
|
|
|
MXC_SSP3_CLK,
|
2013-01-19 16:02:49 +00:00
|
|
|
#endif
|
2011-11-08 23:18:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
enum mxs_ioclock {
|
|
|
|
MXC_IOCLK0 = 0,
|
|
|
|
MXC_IOCLK1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum mxs_sspclock {
|
|
|
|
MXC_SSPCLK0 = 0,
|
2013-01-19 16:02:49 +00:00
|
|
|
#ifdef CONFIG_MX28
|
2011-11-08 23:18:08 +00:00
|
|
|
MXC_SSPCLK1,
|
|
|
|
MXC_SSPCLK2,
|
|
|
|
MXC_SSPCLK3,
|
2013-01-19 16:02:49 +00:00
|
|
|
#endif
|
2011-11-08 23:18:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
uint32_t mxc_get_clock(enum mxc_clock clk);
|
|
|
|
|
2013-01-11 03:19:03 +00:00
|
|
|
void mxs_set_ioclk(enum mxs_ioclock io, uint32_t freq);
|
|
|
|
void mxs_set_sspclk(enum mxs_sspclock ssp, uint32_t freq, int xtal);
|
|
|
|
void mxs_set_ssp_busclock(unsigned int bus, uint32_t freq);
|
2015-10-29 07:54:39 +00:00
|
|
|
void mxs_set_lcdclk(uint32_t __maybe_unused lcd_base, uint32_t freq);
|
2011-11-08 23:18:08 +00:00
|
|
|
|
|
|
|
/* Compatibility with the FEC Ethernet driver */
|
|
|
|
#define imx_get_fecclk() mxc_get_clock(MXC_AHB_CLK)
|
|
|
|
|
|
|
|
#endif /* __CLOCK_H__ */
|