2009-08-21 01:59:58 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2009 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/immap_85xx.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/fsl_pci.h>
|
|
|
|
#include <libfdt.h>
|
|
|
|
#include <fdt_support.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
static struct pci_controller pcie1_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
static struct pci_controller pcie2_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void pci_init_board(void)
|
|
|
|
{
|
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2009-09-03 15:09:04 +00:00
|
|
|
struct fsl_pci_info pci_info[2];
|
|
|
|
u32 devdisr, pordevsr, io_sel, host_agent;
|
2009-08-21 01:59:58 +00:00
|
|
|
int first_free_busno = 0;
|
2009-09-03 15:09:04 +00:00
|
|
|
int num = 0;
|
2009-08-21 01:59:58 +00:00
|
|
|
|
|
|
|
int pcie_ep, pcie_configured;
|
|
|
|
|
2009-09-03 15:09:04 +00:00
|
|
|
devdisr = in_be32(&gur->devdisr);
|
|
|
|
pordevsr = in_be32(&gur->pordevsr);
|
|
|
|
io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
|
|
|
|
host_agent = (in_be32(&gur->porbmsr) & MPC85xx_PORBMSR_HA) >> 16;
|
|
|
|
|
2009-08-21 01:59:58 +00:00
|
|
|
debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
|
|
|
|
devdisr, io_sel, host_agent);
|
|
|
|
|
2009-09-03 15:09:04 +00:00
|
|
|
if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
|
2009-08-21 01:59:58 +00:00
|
|
|
printf (" eTSEC2 is in sgmii mode.\n");
|
|
|
|
|
2009-09-03 15:09:04 +00:00
|
|
|
puts("\n");
|
2009-08-21 01:59:58 +00:00
|
|
|
#ifdef CONFIG_PCIE2
|
2009-09-02 14:03:08 +00:00
|
|
|
pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_2, host_agent);
|
|
|
|
pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
|
2009-08-21 01:59:58 +00:00
|
|
|
|
|
|
|
if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
|
2009-09-03 15:09:04 +00:00
|
|
|
SET_STD_PCIE_INFO(pci_info[num], 2);
|
|
|
|
printf(" PCIE2 connected to Slot 1 as %s (base addr %lx)\n",
|
|
|
|
pcie_ep ? "End Point" : "Root Complex",
|
|
|
|
pci_info[num].regs);
|
|
|
|
first_free_busno = fsl_pci_init_port(&pci_info[num++],
|
2009-10-27 06:48:55 +00:00
|
|
|
&pcie2_hose, first_free_busno, pcie_ep);
|
2009-08-21 01:59:58 +00:00
|
|
|
} else {
|
|
|
|
printf (" PCIE2: disabled\n");
|
|
|
|
}
|
2009-09-03 15:09:04 +00:00
|
|
|
puts("\n");
|
2009-08-21 01:59:58 +00:00
|
|
|
#else
|
2009-09-03 15:09:04 +00:00
|
|
|
setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
|
2009-08-21 01:59:58 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE1
|
2009-09-02 14:03:08 +00:00
|
|
|
pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_1, host_agent);
|
|
|
|
pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
|
2009-08-21 01:59:58 +00:00
|
|
|
|
|
|
|
if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
|
2009-09-03 15:09:04 +00:00
|
|
|
SET_STD_PCIE_INFO(pci_info[num], 1);
|
|
|
|
printf(" PCIE1 connected to Slot 2 as %s (base addr %lx)\n",
|
2009-08-21 01:59:58 +00:00
|
|
|
pcie_ep ? "End Point" : "Root Complex",
|
|
|
|
pci_info[num].regs);
|
2009-09-03 15:09:04 +00:00
|
|
|
first_free_busno = fsl_pci_init_port(&pci_info[num++],
|
2009-10-27 06:48:55 +00:00
|
|
|
&pcie1_hose, first_free_busno, pcie_ep);
|
2009-08-21 01:59:58 +00:00
|
|
|
} else {
|
|
|
|
printf (" PCIE1: disabled\n");
|
|
|
|
}
|
2009-09-03 15:09:04 +00:00
|
|
|
puts("\n");
|
2009-08-21 01:59:58 +00:00
|
|
|
#else
|
2009-09-03 15:09:04 +00:00
|
|
|
setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
|
2009-08-21 01:59:58 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void ft_pci_board_setup(void *blob)
|
|
|
|
{
|
|
|
|
/* According to h/w manual, PCIE2 is at lower address(0x9000)
|
|
|
|
* than PCIE1(0xa000).
|
|
|
|
* Hence PCIE2 is made to occupy the pci1 position in dts to
|
|
|
|
* keep the addresses sorted there.
|
|
|
|
* Generally the case with all FSL SOCs.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
|
|
|
|
#endif
|
|
|
|
}
|