2021-05-10 14:02:15 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* dts file for KV260 revA Carrier Card
|
|
|
|
*
|
2021-06-14 13:07:07 +00:00
|
|
|
* (C) Copyright 2020 - 2021, Xilinx, Inc.
|
2021-05-10 14:02:15 +00:00
|
|
|
*
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*/
|
|
|
|
|
2021-08-06 09:12:29 +00:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
|
|
#include <dt-bindings/net/ti-dp83867.h>
|
|
|
|
#include <dt-bindings/phy/phy.h>
|
|
|
|
#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
|
2021-05-10 14:02:15 +00:00
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
/plugin/;
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
&{/} {
|
2021-05-10 14:02:15 +00:00
|
|
|
compatible = "xlnx,zynqmp-sk-kv260-rev1",
|
2021-06-10 16:52:14 +00:00
|
|
|
"xlnx,zynqmp-sk-kv260-revB",
|
2021-05-10 14:02:15 +00:00
|
|
|
"xlnx,zynqmp-sk-kv260", "xlnx,zynqmp";
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
2021-05-10 14:02:15 +00:00
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
&i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
pinctrl-names = "default", "gpio";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1_default>;
|
|
|
|
pinctrl-1 = <&pinctrl_i2c1_gpio>;
|
|
|
|
scl-gpios = <&gpio 24 GPIO_ACTIVE_HIGH>;
|
|
|
|
sda-gpios = <&gpio 25 GPIO_ACTIVE_HIGH>;
|
|
|
|
|
|
|
|
u14: ina260@40 { /* u14 */
|
|
|
|
compatible = "ti,ina260";
|
|
|
|
#io-channel-cells = <1>;
|
|
|
|
label = "ina260-u14";
|
|
|
|
reg = <0x40>;
|
|
|
|
};
|
2022-02-23 15:17:37 +00:00
|
|
|
/* u43 - 0x2d - USB hub */
|
2021-06-10 15:59:46 +00:00
|
|
|
/* u27 - 0xe0 - STDP4320 DP/HDMI splitter */
|
|
|
|
};
|
2021-05-10 14:02:15 +00:00
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
&amba {
|
|
|
|
ina260-u14 {
|
|
|
|
compatible = "iio-hwmon";
|
|
|
|
io-channels = <&u14 0>, <&u14 1>, <&u14 2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_0: si5332_0 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <125000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_1: si5332_1 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_2: si5332_2 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_3: si5332_3 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_4: si5332_4 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <26000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
si5332_5: si5332_5 { /* u17 */
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <27000000>;
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
2021-05-10 14:02:15 +00:00
|
|
|
|
|
|
|
/* DP/USB 3.0 */
|
2021-06-10 15:59:46 +00:00
|
|
|
&psgtr {
|
|
|
|
status = "okay";
|
|
|
|
/* pcie, usb3, sata */
|
|
|
|
clocks = <&si5332_5>, <&si5332_4>, <&si5332_0>;
|
|
|
|
clock-names = "ref0", "ref1", "ref2";
|
|
|
|
};
|
|
|
|
|
|
|
|
&zynqmp_dpsub {
|
|
|
|
status = "disabled";
|
|
|
|
phy-names = "dp-phy0", "dp-phy1";
|
|
|
|
phys = <&psgtr 1 PHY_TYPE_DP 0 0>, <&psgtr 0 PHY_TYPE_DP 1 0>;
|
2022-02-23 15:17:38 +00:00
|
|
|
assigned-clock-rates = <27000000>, <25000000>, <300000000>;
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&zynqmp_dpdma {
|
|
|
|
status = "okay";
|
2022-02-23 15:17:38 +00:00
|
|
|
assigned-clock-rates = <600000000>;
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&usb0 {
|
|
|
|
status = "okay";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb0_default>;
|
2021-07-14 12:17:19 +00:00
|
|
|
phy-names = "usb3-phy";
|
|
|
|
phys = <&psgtr 2 PHY_TYPE_USB3 0 1>;
|
2022-02-23 15:17:39 +00:00
|
|
|
assigned-clock-rates = <250000000>, <20000000>;
|
2022-02-23 15:17:37 +00:00
|
|
|
|
|
|
|
usb5744: usb-hub { /* u43 */
|
|
|
|
status = "okay";
|
|
|
|
compatible = "microchip,usb5744";
|
|
|
|
i2c-bus = <&i2c1>;
|
|
|
|
reset-gpios = <&gpio 44 GPIO_ACTIVE_HIGH>;
|
|
|
|
};
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&dwc3_0 {
|
|
|
|
status = "okay";
|
|
|
|
dr_mode = "host";
|
|
|
|
snps,usb3_lpm_capable;
|
|
|
|
maximum-speed = "super-speed";
|
|
|
|
};
|
|
|
|
|
|
|
|
&sdhci1 { /* on CC with tuned parameters */
|
|
|
|
status = "okay";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_sdhci1_default>;
|
|
|
|
/*
|
|
|
|
* SD 3.0 requires level shifter and this property
|
|
|
|
* should be removed if the board has level shifter and
|
|
|
|
* need to work in UHS mode
|
|
|
|
*/
|
|
|
|
no-1-8-v;
|
|
|
|
disable-wp;
|
|
|
|
xlnx,mio-bank = <1>;
|
|
|
|
clk-phase-sd-hs = <126>, <60>;
|
|
|
|
clk-phase-uhs-sdr25 = <120>, <60>;
|
|
|
|
clk-phase-uhs-ddr50 = <126>, <48>;
|
2022-02-23 15:17:39 +00:00
|
|
|
assigned-clock-rates = <187498123>;
|
|
|
|
bus-width = <8>;
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&gem3 { /* required by spec */
|
|
|
|
status = "okay";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_gem3_default>;
|
|
|
|
phy-handle = <&phy0>;
|
|
|
|
phy-mode = "rgmii-id";
|
|
|
|
|
|
|
|
mdio: mdio {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
phy0: ethernet-phy@1 {
|
|
|
|
#phy-cells = <1>;
|
|
|
|
reg = <1>;
|
2022-02-23 15:17:40 +00:00
|
|
|
compatible = "ethernet-phy-id2000.a231";
|
2021-06-10 15:59:46 +00:00
|
|
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
|
|
|
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
|
|
|
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
|
|
|
|
ti,dp83867-rxctrl-strap-quirk;
|
2022-02-23 15:17:40 +00:00
|
|
|
reset-assert-us = <100>;
|
|
|
|
reset-deassert-us = <280>;
|
|
|
|
reset-gpios = <&gpio 38 GPIO_ACTIVE_LOW>;
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
2021-06-10 15:59:46 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&pinctrl0 { /* required by spec */
|
|
|
|
status = "okay";
|
2021-05-10 14:02:15 +00:00
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
pinctrl_uart1_default: uart1-default {
|
|
|
|
conf {
|
|
|
|
groups = "uart1_9_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
drive-strength = <12>;
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
conf-rx {
|
|
|
|
pins = "MIO37";
|
|
|
|
bias-high-impedance;
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
conf-tx {
|
|
|
|
pins = "MIO36";
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
groups = "uart1_9_grp";
|
|
|
|
function = "uart1";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
pinctrl_i2c1_default: i2c1-default {
|
|
|
|
conf {
|
|
|
|
groups = "i2c1_6_grp";
|
|
|
|
bias-pull-up;
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
groups = "i2c1_6_grp";
|
|
|
|
function = "i2c1";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
pinctrl_i2c1_gpio: i2c1-gpio {
|
|
|
|
conf {
|
|
|
|
groups = "gpio0_24_grp", "gpio0_25_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
groups = "gpio0_24_grp", "gpio0_25_grp";
|
|
|
|
function = "gpio0";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
pinctrl_gem3_default: gem3-default {
|
|
|
|
conf {
|
|
|
|
groups = "ethernet3_0_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-rx {
|
|
|
|
pins = "MIO70", "MIO72", "MIO74";
|
|
|
|
bias-high-impedance;
|
|
|
|
low-power-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-bootstrap {
|
|
|
|
pins = "MIO71", "MIO73", "MIO75";
|
|
|
|
bias-disable;
|
|
|
|
low-power-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-tx {
|
|
|
|
pins = "MIO64", "MIO65", "MIO66",
|
|
|
|
"MIO67", "MIO68", "MIO69";
|
|
|
|
bias-disable;
|
|
|
|
low-power-enable;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-mdio {
|
|
|
|
groups = "mdio3_0_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux-mdio {
|
|
|
|
function = "mdio3";
|
|
|
|
groups = "mdio3_0_grp";
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
function = "ethernet3";
|
|
|
|
groups = "ethernet3_0_grp";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-06-10 15:59:46 +00:00
|
|
|
pinctrl_usb0_default: usb0-default {
|
|
|
|
conf {
|
|
|
|
groups = "usb0_0_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-rx {
|
|
|
|
pins = "MIO52", "MIO53", "MIO55";
|
|
|
|
bias-high-impedance;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-tx {
|
|
|
|
pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
|
|
|
|
"MIO60", "MIO61", "MIO62", "MIO63";
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
groups = "usb0_0_grp";
|
|
|
|
function = "usb0";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
2021-06-10 15:59:46 +00:00
|
|
|
|
|
|
|
pinctrl_sdhci1_default: sdhci1-default {
|
|
|
|
conf {
|
|
|
|
groups = "sdio1_0_grp";
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
bias-disable;
|
|
|
|
};
|
|
|
|
|
|
|
|
conf-cd {
|
|
|
|
groups = "sdio1_cd_0_grp";
|
|
|
|
bias-high-impedance;
|
|
|
|
bias-pull-up;
|
|
|
|
slew-rate = <SLEW_RATE_SLOW>;
|
|
|
|
power-source = <IO_STANDARD_LVCMOS18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mux-cd {
|
|
|
|
groups = "sdio1_cd_0_grp";
|
|
|
|
function = "sdio1_cd";
|
|
|
|
};
|
|
|
|
|
|
|
|
mux {
|
|
|
|
groups = "sdio1_0_grp";
|
|
|
|
function = "sdio1";
|
2021-05-10 14:02:15 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2021-06-10 15:59:46 +00:00
|
|
|
|
|
|
|
&uart1 {
|
|
|
|
status = "okay";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart1_default>;
|
|
|
|
};
|