2015-02-05 05:42:54 +00:00
|
|
|
/*
|
2016-09-13 16:06:08 +00:00
|
|
|
* Copyright (C) 2012-2015 Panasonic Corporation
|
|
|
|
* Copyright (C) 2015-2016 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2015-02-05 05:42:54 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
2016-06-29 10:39:03 +00:00
|
|
|
#include <common.h>
|
|
|
|
#include <libfdt.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
|
2016-01-08 16:51:13 +00:00
|
|
|
#include "init.h"
|
|
|
|
#include "micro-support-card.h"
|
2016-09-16 18:33:07 +00:00
|
|
|
#include "sg-regs.h"
|
2016-01-08 16:51:13 +00:00
|
|
|
#include "soc-info.h"
|
2015-02-05 05:42:54 +00:00
|
|
|
|
2016-06-29 10:39:03 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
static void uniphier_setup_xirq(void)
|
|
|
|
{
|
|
|
|
const void *fdt = gd->fdt_blob;
|
|
|
|
int soc_node, aidet_node;
|
|
|
|
const u32 *val;
|
|
|
|
unsigned long aidet_base;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
soc_node = fdt_path_offset(fdt, "/soc");
|
|
|
|
if (soc_node < 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
aidet_node = fdt_subnode_offset_namelen(fdt, soc_node, "aidet", 5);
|
|
|
|
if (aidet_node < 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
val = fdt_getprop(fdt, aidet_node, "reg", NULL);
|
|
|
|
if (!val)
|
|
|
|
return;
|
|
|
|
|
|
|
|
aidet_base = fdt32_to_cpu(*val);
|
|
|
|
|
|
|
|
tmp = readl(aidet_base + 8); /* AIDET DETCONFR2 */
|
|
|
|
tmp |= 0x00ff0000; /* Set XIRQ0-7 low active */
|
|
|
|
writel(tmp, aidet_base + 8);
|
|
|
|
|
|
|
|
tmp = readl(0x55000090); /* IRQCTL */
|
|
|
|
tmp |= 0x000000ff;
|
|
|
|
writel(tmp, 0x55000090);
|
|
|
|
}
|
|
|
|
|
2016-09-16 18:33:04 +00:00
|
|
|
static void uniphier_nand_pin_init(bool cs2)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_NAND_DENALI
|
|
|
|
if (uniphier_pin_init(cs2 ? "nand2cs_grp" : "nand_grp"))
|
|
|
|
pr_err("failed to init NAND pins\n");
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2016-09-13 16:06:08 +00:00
|
|
|
int board_init(void)
|
2015-02-05 05:42:54 +00:00
|
|
|
{
|
2016-09-16 18:33:11 +00:00
|
|
|
const struct uniphier_board_data *bd;
|
|
|
|
|
2015-09-21 15:27:31 +00:00
|
|
|
led_puts("U0");
|
2015-02-05 05:42:54 +00:00
|
|
|
|
2016-09-16 18:33:11 +00:00
|
|
|
bd = uniphier_get_board_param();
|
|
|
|
if (!bd)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2015-09-21 15:27:39 +00:00
|
|
|
switch (uniphier_get_soc_type()) {
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_SLD3)
|
|
|
|
case SOC_UNIPHIER_SLD3:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:39 +00:00
|
|
|
led_puts("U1");
|
2016-09-16 18:33:09 +00:00
|
|
|
uniphier_sld3_pll_init();
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_ld4_clk_init();
|
2015-09-21 15:27:39 +00:00
|
|
|
break;
|
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_LD4)
|
|
|
|
case SOC_UNIPHIER_LD4:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:39 +00:00
|
|
|
led_puts("U1");
|
2016-09-16 18:33:09 +00:00
|
|
|
uniphier_ld4_pll_init();
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_ld4_clk_init();
|
2015-09-21 15:27:39 +00:00
|
|
|
break;
|
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PRO4)
|
|
|
|
case SOC_UNIPHIER_PRO4:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(false);
|
2015-09-21 15:27:39 +00:00
|
|
|
led_puts("U1");
|
2016-09-16 18:33:09 +00:00
|
|
|
uniphier_pro4_pll_init();
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_pro4_clk_init();
|
2015-09-21 15:27:39 +00:00
|
|
|
break;
|
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_SLD8)
|
|
|
|
case SOC_UNIPHIER_SLD8:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:39 +00:00
|
|
|
led_puts("U1");
|
2016-09-16 18:33:09 +00:00
|
|
|
uniphier_ld4_pll_init();
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_ld4_clk_init();
|
2015-09-21 15:27:39 +00:00
|
|
|
break;
|
2015-09-21 15:27:40 +00:00
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PRO5)
|
|
|
|
case SOC_UNIPHIER_PRO5:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:40 +00:00
|
|
|
led_puts("U1");
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_pro5_clk_init();
|
2015-09-21 15:27:40 +00:00
|
|
|
break;
|
2015-09-21 15:27:41 +00:00
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PXS2)
|
|
|
|
case SOC_UNIPHIER_PXS2:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:41 +00:00
|
|
|
led_puts("U1");
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_pxs2_clk_init();
|
2015-09-21 15:27:41 +00:00
|
|
|
break;
|
|
|
|
#endif
|
2016-03-18 07:41:43 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_LD6B)
|
|
|
|
case SOC_UNIPHIER_LD6B:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(true);
|
2015-09-21 15:27:41 +00:00
|
|
|
led_puts("U1");
|
2016-03-30 11:17:02 +00:00
|
|
|
uniphier_pxs2_clk_init();
|
2015-09-21 15:27:41 +00:00
|
|
|
break;
|
2016-04-21 05:43:18 +00:00
|
|
|
#endif
|
2016-05-24 12:14:01 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_LD11)
|
|
|
|
case SOC_UNIPHIER_LD11:
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(false);
|
2016-09-16 18:33:07 +00:00
|
|
|
sg_set_pinsel(149, 14, 8, 4); /* XIRQ0 -> XIRQ0 */
|
|
|
|
sg_set_iectrl(149);
|
|
|
|
sg_set_pinsel(153, 14, 8, 4); /* XIRQ4 -> XIRQ4 */
|
|
|
|
sg_set_iectrl(153);
|
2016-05-24 12:14:01 +00:00
|
|
|
led_puts("U1");
|
2016-09-21 22:42:19 +00:00
|
|
|
uniphier_ld11_pll_init();
|
2016-05-24 12:14:01 +00:00
|
|
|
uniphier_ld11_clk_init();
|
|
|
|
break;
|
|
|
|
#endif
|
2016-04-21 05:43:18 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_LD20)
|
|
|
|
case SOC_UNIPHIER_LD20:
|
2016-10-08 04:25:25 +00:00
|
|
|
/* ES1 errata: increase VDD09 supply to suppress VBO noise */
|
|
|
|
if (uniphier_get_soc_revision() == 1) {
|
|
|
|
writel(0x00000003, 0x6184e004);
|
|
|
|
writel(0x00000100, 0x6184e040);
|
|
|
|
writel(0x0000b500, 0x6184e024);
|
|
|
|
writel(0x00000001, 0x6184e000);
|
|
|
|
}
|
2016-09-16 18:33:04 +00:00
|
|
|
uniphier_nand_pin_init(false);
|
2016-09-16 18:33:07 +00:00
|
|
|
sg_set_pinsel(149, 14, 8, 4); /* XIRQ0 -> XIRQ0 */
|
|
|
|
sg_set_iectrl(149);
|
|
|
|
sg_set_pinsel(153, 14, 8, 4); /* XIRQ4 -> XIRQ4 */
|
|
|
|
sg_set_iectrl(153);
|
2016-04-21 05:43:18 +00:00
|
|
|
led_puts("U1");
|
2016-09-16 18:33:11 +00:00
|
|
|
uniphier_ld20_pll_init(bd);
|
2016-04-21 05:43:18 +00:00
|
|
|
uniphier_ld20_clk_init();
|
|
|
|
cci500_init(2);
|
|
|
|
break;
|
2015-09-21 15:27:39 +00:00
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
2015-02-26 17:26:51 +00:00
|
|
|
|
2016-06-29 10:39:03 +00:00
|
|
|
uniphier_setup_xirq();
|
|
|
|
|
2015-09-21 15:27:31 +00:00
|
|
|
led_puts("U2");
|
2015-02-26 17:26:51 +00:00
|
|
|
|
2016-09-13 16:06:08 +00:00
|
|
|
support_card_late_init();
|
|
|
|
|
|
|
|
led_puts("U3");
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARM64
|
|
|
|
uniphier_smp_kick_all_cpus();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
led_puts("Uboo");
|
|
|
|
|
2015-02-05 05:42:54 +00:00
|
|
|
return 0;
|
|
|
|
}
|