2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-03-21 01:37:07 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2016 Vasily Khoruzhick <anarsoul@gmail.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <common.h>
|
|
|
|
|
2019-05-03 13:41:00 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
|
2016-03-21 01:37:07 +00:00
|
|
|
void invalidate_dcache_all(void)
|
|
|
|
{
|
|
|
|
/* Flush/Invalidate I cache */
|
|
|
|
asm volatile("mcr p15, 0, %0, c7, c5, 0\n" : : "r"(0));
|
|
|
|
/* Flush/Invalidate D cache */
|
|
|
|
asm volatile("mcr p15, 0, %0, c7, c6, 0\n" : : "r"(0));
|
|
|
|
}
|
|
|
|
|
|
|
|
void flush_dcache_all(void)
|
|
|
|
{
|
|
|
|
return invalidate_dcache_all();
|
|
|
|
}
|
|
|
|
|
|
|
|
void invalidate_dcache_range(unsigned long start, unsigned long stop)
|
|
|
|
{
|
|
|
|
start &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
|
|
|
|
stop &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
|
|
|
|
|
|
|
|
while (start <= stop) {
|
|
|
|
asm volatile("mcr p15, 0, %0, c7, c6, 1\n" : : "r"(start));
|
|
|
|
start += CONFIG_SYS_CACHELINE_SIZE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void flush_dcache_range(unsigned long start, unsigned long stop)
|
|
|
|
{
|
|
|
|
return invalidate_dcache_range(start, stop);
|
|
|
|
}
|
2019-05-03 13:41:00 +00:00
|
|
|
#else /* #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) */
|
2016-03-21 01:37:07 +00:00
|
|
|
void invalidate_dcache_all(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
void flush_dcache_all(void)
|
|
|
|
{
|
|
|
|
}
|
2019-05-03 13:41:00 +00:00
|
|
|
#endif /* #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) */
|
2016-03-21 01:37:07 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Stub implementations for l2 cache operations
|
|
|
|
*/
|
|
|
|
|
|
|
|
__weak void l2_cache_disable(void) {}
|
|
|
|
|
2017-03-18 13:01:44 +00:00
|
|
|
#if CONFIG_IS_ENABLED(SYS_THUMB_BUILD)
|
2016-03-21 01:37:07 +00:00
|
|
|
__weak void invalidate_l2_cache(void) {}
|
|
|
|
#endif
|