2013-07-28 20:12:45 +00:00
|
|
|
/*
|
2013-09-17 09:24:06 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0 IBM-pibs
|
2013-07-28 20:12:45 +00:00
|
|
|
*/
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------- */
|
|
|
|
/* Function: ext_bus_cntlr_init */
|
|
|
|
/* Description: Initializes the External Bus Controller for the external */
|
|
|
|
/* peripherals. IMPORTANT: For pass1 this code must run from */
|
|
|
|
/* cache since you can not reliably change a peripheral banks */
|
|
|
|
/* timing register (pbxap) while running code from that bank. */
|
|
|
|
/* For ex., since we are running from ROM on bank 0, we can NOT */
|
|
|
|
/* execute the code that modifies bank 0 timings from ROM, so */
|
|
|
|
/* we run it from cache. */
|
|
|
|
/* Bank 0 - Flash and SRAM */
|
|
|
|
/* Bank 1 - NVRAM/RTC */
|
|
|
|
/* Bank 2 - Keyboard/Mouse controller */
|
|
|
|
/* Bank 3 - IR controller */
|
|
|
|
/* Bank 4 - not used */
|
|
|
|
/* Bank 5 - not used */
|
|
|
|
/* Bank 6 - not used */
|
|
|
|
/* Bank 7 - FPGA registers */
|
|
|
|
/*-----------------------------------------------------------------------------#include <config.h> */
|
2010-09-09 17:18:00 +00:00
|
|
|
#include <asm/ppc4xx.h>
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
#include <ppc_asm.tmpl>
|
|
|
|
#include <ppc_defs.h>
|
|
|
|
|
|
|
|
#include <asm/cache.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
|
|
|
/* CRAY - L1: only nominally a 'walnut', since ext.Bus.Cntlr is all empty */
|
|
|
|
/* except for #1 which we use for DMA'ing to IOCA-like things, so the */
|
|
|
|
/* control registers to set that up are determined by what we've */
|
|
|
|
/* empirically discovered work there. */
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
.globl ext_bus_cntlr_init
|
2002-11-03 00:38:21 +00:00
|
|
|
ext_bus_cntlr_init:
|
2003-06-27 21:31:46 +00:00
|
|
|
mflr r4 /* save link register */
|
|
|
|
bl ..getAddr
|
2002-11-03 00:38:21 +00:00
|
|
|
..getAddr:
|
2003-06-27 21:31:46 +00:00
|
|
|
mflr r3 /* get address of ..getAddr */
|
|
|
|
mtlr r4 /* restore link register */
|
|
|
|
addi r4,0,14 /* set ctr to 10; used to prefetch */
|
|
|
|
mtctr r4 /* 10 cache lines to fit this function */
|
|
|
|
/* in cache (gives us 8x10=80 instrctns) */
|
2002-11-03 00:38:21 +00:00
|
|
|
..ebcloop:
|
2003-06-27 21:31:46 +00:00
|
|
|
icbt r0,r3 /* prefetch cache line for addr in r3 */
|
|
|
|
addi r3,r3,32 /* move to next cache line */
|
|
|
|
bdnz ..ebcloop /* continue for 10 cache lines */
|
2002-11-03 00:38:21 +00:00
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
/*------------------------------------------------------------------- */
|
|
|
|
/* Delay to ensure all accesses to ROM are complete before changing */
|
2002-11-03 00:38:21 +00:00
|
|
|
/* bank 0 timings. 200usec should be enough. */
|
2003-06-27 21:31:46 +00:00
|
|
|
/* 200,000,000 (cycles/sec) X .000200 (sec) = 0x9C40 cycles */
|
|
|
|
/*------------------------------------------------------------------- */
|
2002-11-03 00:38:21 +00:00
|
|
|
addis r3,0,0x0
|
2003-06-27 21:31:46 +00:00
|
|
|
ori r3,r3,0xA000 /* ensure 200usec have passed since reset */
|
|
|
|
mtctr r3
|
2002-11-03 00:38:21 +00:00
|
|
|
..spinlp:
|
2003-06-27 21:31:46 +00:00
|
|
|
bdnz ..spinlp /* spin loop */
|
2002-11-03 00:38:21 +00:00
|
|
|
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
/*---------------------------------------------------------------------- */
|
|
|
|
/* Peripheral Bank 0 (Flash) initialization */
|
|
|
|
/*---------------------------------------------------------------------- */
|
2002-11-03 00:38:21 +00:00
|
|
|
/* 0x7F8FFE80 slowest boot */
|
2009-09-09 14:25:29 +00:00
|
|
|
addi r4,0,PB1AP
|
|
|
|
mtdcr EBC0_CFGADDR,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
addis r4,0,0x9B01
|
|
|
|
ori r4,r4,0x5480
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr EBC0_CFGDATA,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2009-09-09 14:25:29 +00:00
|
|
|
addi r4,0,PB0CR
|
|
|
|
mtdcr EBC0_CFGADDR,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
addis r4,0,0xFFC5 /* BAS=0xFFC,BS=0x4(4MB),BU=0x3(R/W), */
|
|
|
|
ori r4,r4,0x8000 /* BW=0x0( 8 bits) */
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr EBC0_CFGDATA,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
|
|
|
|
blr
|
|
|
|
|
|
|
|
/*---------------------------------------------------------------------- */
|
|
|
|
/* Peripheral Bank 1 (NVRAM/RTC) initialization */
|
2002-11-03 00:38:21 +00:00
|
|
|
/* CRAY:the L1 has NOT this bank, it is tied to SV2/IOCA/etc/ instead */
|
|
|
|
/* and we do DMA on it. The ConfigurationRegister part is threfore */
|
|
|
|
/* almost arbitrary, except that our linux driver needs to know the */
|
|
|
|
/* address, but it can query, it.. */
|
|
|
|
/* */
|
|
|
|
/* The AccessParameter is CRITICAL, */
|
|
|
|
/* thouch, since it needs to agree with the electrical timings on the */
|
|
|
|
/* IOCA parallel interface. That value is: 0x0185,4380 */
|
|
|
|
/* BurstModeEnable BME=0 */
|
|
|
|
/* TransferWait TWT=3 */
|
|
|
|
/* ChipSelectOnTiming CSN=1 */
|
|
|
|
/* OutputEnableOnTimimg OEN=1 */
|
|
|
|
/* WriteByteEnableOnTiming WBN=1 */
|
|
|
|
/* WriteByteEnableOffTiming WBF=0 */
|
|
|
|
/* TransferHold TH=1 */
|
|
|
|
/* ReadyEnable RE=1 */
|
|
|
|
/* SampleOnReady SOR=1 */
|
|
|
|
/* ByteEnableMode BEM=0 */
|
|
|
|
/* ParityEnable PEN=0 */
|
|
|
|
/* all reserved bits=0 */
|
2003-06-27 21:31:46 +00:00
|
|
|
/*---------------------------------------------------------------------- */
|
|
|
|
/*---------------------------------------------------------------------- */
|
2009-09-09 14:25:29 +00:00
|
|
|
addi r4,0,PB1AP
|
|
|
|
mtdcr EBC0_CFGADDR,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
addis r4,0,0x0185 /* hiword */
|
|
|
|
ori r4,r4,0x4380 /* loword */
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr EBC0_CFGDATA,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2009-09-09 14:25:29 +00:00
|
|
|
addi r4,0,PB1CR
|
|
|
|
mtdcr EBC0_CFGADDR,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
addis r4,0,0xF001 /* BAS=0xF00,BS=0x0(1MB),BU=0x3(R/W), */
|
|
|
|
ori r4,r4,0x8000 /* BW=0x0( 8 bits) */
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr EBC0_CFGDATA,r4
|
2003-06-27 21:31:46 +00:00
|
|
|
|
|
|
|
blr
|