2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-12-16 06:50:33 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
2019-12-31 07:33:44 +00:00
|
|
|
* Copyright 2019 NXP
|
2014-12-16 06:50:33 +00:00
|
|
|
*
|
|
|
|
* FSL DCU Framebuffer driver
|
|
|
|
*/
|
|
|
|
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2014-12-16 06:50:33 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <common.h>
|
|
|
|
#include <fsl_dcu_fb.h>
|
|
|
|
#include <i2c.h>
|
2021-06-22 23:38:21 +00:00
|
|
|
#include "../common/i2c_mux.h"
|
2014-12-16 06:50:33 +00:00
|
|
|
#include "div64.h"
|
|
|
|
#include "../common/diu_ch7301.h"
|
|
|
|
#include "ls1021aqds_qixis.h"
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
unsigned int dcu_set_pixel_clock(unsigned int pixclock)
|
|
|
|
{
|
|
|
|
unsigned long long div;
|
|
|
|
|
|
|
|
div = (unsigned long long)(gd->bus_clk / 1000);
|
|
|
|
div *= (unsigned long long)pixclock;
|
|
|
|
do_div(div, 1000000000);
|
|
|
|
|
|
|
|
return div;
|
|
|
|
}
|
|
|
|
|
2019-06-10 11:47:49 +00:00
|
|
|
int platform_dcu_init(struct fb_info *fbinfo,
|
|
|
|
unsigned int xres,
|
|
|
|
unsigned int yres,
|
2014-12-16 06:50:33 +00:00
|
|
|
const char *port,
|
|
|
|
struct fb_videomode *dcu_fb_videomode)
|
|
|
|
{
|
|
|
|
const char *name;
|
|
|
|
unsigned int pixel_format;
|
|
|
|
int ret;
|
|
|
|
u8 ch;
|
|
|
|
|
|
|
|
/* Mux I2C3+I2C4 as HSYNC+VSYNC */
|
2021-02-09 11:52:45 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_I2C)
|
2019-12-31 07:33:44 +00:00
|
|
|
struct udevice *dev;
|
|
|
|
|
|
|
|
/* QIXIS device mount on I2C1 bus*/
|
|
|
|
ret = i2c_get_chip_for_busnum(0, CONFIG_SYS_I2C_QIXIS_ADDR,
|
|
|
|
1, &dev);
|
|
|
|
if (ret) {
|
|
|
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
|
|
|
0);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
ret = dm_i2c_read(dev, QIXIS_DCU_BRDCFG5, &ch, 1);
|
|
|
|
if (ret) {
|
|
|
|
printf("Error: failed to read I2C @%02x\n",
|
|
|
|
CONFIG_SYS_I2C_QIXIS_ADDR);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
ch &= 0x1F;
|
|
|
|
ch |= 0xA0;
|
|
|
|
ret = dm_i2c_write(dev, QIXIS_DCU_BRDCFG5, &ch, 1);
|
|
|
|
|
|
|
|
#else
|
2014-12-16 06:50:33 +00:00
|
|
|
ret = i2c_read(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
|
|
|
1, &ch, 1);
|
|
|
|
if (ret) {
|
|
|
|
printf("Error: failed to read I2C @%02x\n",
|
|
|
|
CONFIG_SYS_I2C_QIXIS_ADDR);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
ch &= 0x1F;
|
|
|
|
ch |= 0xA0;
|
|
|
|
ret = i2c_write(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
|
|
|
1, &ch, 1);
|
2019-12-31 07:33:44 +00:00
|
|
|
#endif
|
2014-12-16 06:50:33 +00:00
|
|
|
if (ret) {
|
|
|
|
printf("Error: failed to write I2C @%02x\n",
|
|
|
|
CONFIG_SYS_I2C_QIXIS_ADDR);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (strncmp(port, "hdmi", 4) == 0) {
|
|
|
|
unsigned long pixval;
|
|
|
|
|
|
|
|
name = "HDMI";
|
|
|
|
|
|
|
|
pixval = 1000000000 / dcu_fb_videomode->pixclock;
|
|
|
|
pixval *= 1000;
|
|
|
|
|
2021-02-09 11:52:45 +00:00
|
|
|
#if !CONFIG_IS_ENABLED(DM_I2C)
|
2014-12-16 06:50:33 +00:00
|
|
|
i2c_set_bus_num(CONFIG_SYS_I2C_DVI_BUS_NUM);
|
2019-12-31 07:33:44 +00:00
|
|
|
#endif
|
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_CH7301,
|
|
|
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
2014-12-16 06:50:33 +00:00
|
|
|
diu_set_dvi_encoder(pixval);
|
2019-12-31 07:33:44 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT,
|
|
|
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
2014-12-16 06:50:33 +00:00
|
|
|
} else {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
printf("DCU: Switching to %s monitor @ %ux%u\n", name, xres, yres);
|
|
|
|
|
|
|
|
pixel_format = 32;
|
2019-06-10 11:47:49 +00:00
|
|
|
fsl_dcu_init(fbinfo, xres, yres, pixel_format);
|
2014-12-16 06:50:33 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|