2003-03-26 06:55:25 +00:00
|
|
|
/*
|
|
|
|
* Rick Bronson <rick@efn.org>
|
|
|
|
*
|
2008-11-30 18:36:53 +00:00
|
|
|
* Configuration settings for the AT91RM9200DK board.
|
2003-03-26 06:55:25 +00:00
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/* ARM asynchronous clock */
|
2004-07-10 21:45:47 +00:00
|
|
|
#define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
|
|
|
|
#define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
|
|
|
|
/* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2004-03-15 09:00:01 +00:00
|
|
|
#define AT91_SLOW_CLOCK 32768 /* slow clock */
|
|
|
|
|
2005-04-06 13:52:31 +00:00
|
|
|
#define CONFIG_ARM920T 1 /* This is an ARM920T Core */
|
|
|
|
#define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
|
|
|
|
#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
|
|
|
|
#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
|
|
|
|
#define USE_920T_MMU 1
|
|
|
|
|
2004-07-10 21:45:47 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
|
2003-03-26 06:55:25 +00:00
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS 1
|
2004-07-10 21:45:47 +00:00
|
|
|
#define CONFIG_INITRD_TAG 1
|
2003-06-16 23:50:08 +00:00
|
|
|
|
2005-04-04 12:44:11 +00:00
|
|
|
#ifndef CONFIG_SKIP_LOWLEVEL_INIT
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
|
2005-03-31 23:44:33 +00:00
|
|
|
/* flash */
|
2009-01-03 16:22:25 +00:00
|
|
|
#define CONFIG_SYS_MC_PUIA_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_MC_PUP_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_MC_PUER_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_MC_ASR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_MC_AASR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
|
2005-03-31 23:44:33 +00:00
|
|
|
|
|
|
|
/* clocks */
|
2009-01-03 16:22:25 +00:00
|
|
|
#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
|
|
|
|
#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
|
|
|
|
#define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
|
2005-03-31 23:44:33 +00:00
|
|
|
|
|
|
|
/* sdram */
|
2009-01-03 16:22:25 +00:00
|
|
|
#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
|
|
|
|
#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
|
|
|
|
#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
|
|
|
|
#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
|
|
|
|
#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
|
|
|
|
#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
|
2008-11-18 09:48:46 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_SKIP_RELOCATE_UBOOT
|
2005-04-04 12:44:11 +00:00
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
2003-03-26 06:55:25 +00:00
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
|
|
|
|
#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
|
2003-12-06 19:49:23 +00:00
|
|
|
|
2003-03-26 06:55:25 +00:00
|
|
|
#define CONFIG_BAUDRATE 115200
|
2003-12-06 19:49:23 +00:00
|
|
|
|
2003-03-26 06:55:25 +00:00
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
|
2004-11-21 00:06:33 +00:00
|
|
|
/* define one of these to choose the DBGU, USART0 or USART1 as console */
|
2009-03-27 22:26:43 +00:00
|
|
|
#define CONFIG_AT91RM9200_USART
|
2004-09-21 23:33:32 +00:00
|
|
|
#define CONFIG_DBGU
|
2004-11-21 00:06:33 +00:00
|
|
|
#undef CONFIG_USART0
|
2004-09-21 23:33:32 +00:00
|
|
|
#undef CONFIG_USART1
|
|
|
|
|
2003-03-26 06:55:25 +00:00
|
|
|
#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
|
|
|
|
|
|
|
|
#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
#define CONFIG_BOOTDELAY 3
|
2004-07-10 21:45:47 +00:00
|
|
|
/* #define CONFIG_ENV_OVERWRITE 1 */
|
2003-06-16 23:50:08 +00:00
|
|
|
|
2007-07-05 03:31:42 +00:00
|
|
|
|
2007-07-10 14:29:01 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
|
|
|
|
|
2007-07-05 03:31:42 +00:00
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_DHCP
|
2008-07-31 08:12:09 +00:00
|
|
|
#define CONFIG_CMD_MII
|
|
|
|
#define CONFIG_CMD_NAND
|
2007-07-05 03:31:42 +00:00
|
|
|
|
2008-08-12 23:40:43 +00:00
|
|
|
#define CONFIG_NAND_LEGACY
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
|
2003-03-26 06:55:25 +00:00
|
|
|
#define SECTORSIZE 512
|
|
|
|
|
|
|
|
#define ADDR_COLUMN 1
|
|
|
|
#define ADDR_PAGE 2
|
|
|
|
#define ADDR_COLUMN_PAGE 3
|
|
|
|
|
2004-07-10 21:45:47 +00:00
|
|
|
#define NAND_ChipID_UNKNOWN 0x00
|
2003-03-26 06:55:25 +00:00
|
|
|
#define NAND_MAX_FLOORS 1
|
|
|
|
|
2004-07-10 21:45:47 +00:00
|
|
|
#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
|
|
|
|
#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2008-07-31 08:12:09 +00:00
|
|
|
#include <asm/arch/AT91RM9200.h> /* needed for port definitions */
|
2003-03-26 06:55:25 +00:00
|
|
|
#define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
|
|
|
|
#define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
|
|
|
|
|
|
|
|
#define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
|
|
|
|
|
|
|
|
#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
|
|
|
|
#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
|
|
|
|
#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
|
|
|
|
#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
|
|
|
|
/* the following are NOP's in our implementation */
|
|
|
|
#define NAND_CTL_CLRALE(nandptr)
|
|
|
|
#define NAND_CTL_SETALE(nandptr)
|
|
|
|
#define NAND_CTL_CLRCLE(nandptr)
|
|
|
|
#define NAND_CTL_SETCLE(nandptr)
|
|
|
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
#define PHYS_SDRAM 0x20000000
|
|
|
|
#define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
|
|
|
|
#define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
|
2003-03-26 06:55:25 +00:00
|
|
|
|
|
|
|
#define CONFIG_DRIVER_ETHER
|
2004-07-10 21:45:47 +00:00
|
|
|
#define CONFIG_NET_RETRY_COUNT 20
|
2004-02-24 00:16:43 +00:00
|
|
|
#define CONFIG_AT91C_USE_RMII
|
2003-06-16 23:50:08 +00:00
|
|
|
|
2007-08-14 09:10:52 +00:00
|
|
|
/* AC Characteristics */
|
|
|
|
/* DLYBS = tCSS = 250ns min and DLYBCT = tCSH = 250ns */
|
|
|
|
#define DATAFLASH_TCSS (0xC << 16)
|
|
|
|
#define DATAFLASH_TCHS (0x1 << 24)
|
|
|
|
|
2004-07-10 21:45:47 +00:00
|
|
|
#define CONFIG_HAS_DATAFLASH 1
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
|
|
|
|
#define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
|
|
|
|
#define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384
|
|
|
|
#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
|
|
|
|
#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2004-07-10 21:45:47 +00:00
|
|
|
#define PHYS_FLASH_1 0x10000000
|
|
|
|
#define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
|
2003-12-06 23:55:10 +00:00
|
|
|
|
2008-09-10 20:47:58 +00:00
|
|
|
#undef CONFIG_ENV_IS_IN_DATAFLASH
|
2003-12-06 23:55:10 +00:00
|
|
|
|
2008-09-10 20:47:58 +00:00
|
|
|
#ifdef CONFIG_ENV_IS_IN_DATAFLASH
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_OFFSET 0x20000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */
|
2003-12-06 23:55:10 +00:00
|
|
|
#else
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH 1
|
2005-04-04 12:44:11 +00:00
|
|
|
#ifdef CONFIG_SKIP_LOWLEVEL_INIT
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* between boot.bin and u-boot.bin.gz */
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */
|
2007-12-06 21:59:16 +00:00
|
|
|
#else
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x60000) /* after u-boot.bin */
|
|
|
|
#define CONFIG_ENV_SIZE 0x10000 /* sectors are 64K here */
|
2005-04-04 12:44:11 +00:00
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
2008-09-10 20:47:58 +00:00
|
|
|
#endif /* CONFIG_ENV_IS_IN_DATAFLASH */
|
2003-12-06 23:55:10 +00:00
|
|
|
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2005-04-04 12:44:11 +00:00
|
|
|
#ifdef CONFIG_SKIP_LOWLEVEL_INIT
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOT_SIZE 0x6000 /* 24 KBytes */
|
|
|
|
#define CONFIG_SYS_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
|
|
|
|
#define CONFIG_SYS_U_BOOT_SIZE 0x10000 /* 64 KBytes */
|
2007-12-06 21:59:16 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOT_SIZE 0x00 /* 0 KBytes */
|
|
|
|
#define CONFIG_SYS_U_BOOT_BASE PHYS_FLASH_1
|
|
|
|
#define CONFIG_SYS_U_BOOT_SIZE 0x60000 /* 384 KBytes */
|
2005-04-04 12:44:11 +00:00
|
|
|
#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
|
2003-06-16 23:50:08 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 19200, 38400, 57600, 9600 }
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HZ 1000
|
|
|
|
#define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
|
2007-12-06 22:24:57 +00:00
|
|
|
/* AT91C_TC_TIMER_DIV1_CLOCK */
|
2003-03-26 06:55:25 +00:00
|
|
|
|
|
|
|
#define CONFIG_STACKSIZE (32*1024) /* regular stack */
|
|
|
|
|
|
|
|
#ifdef CONFIG_USE_IRQ
|
|
|
|
#error CONFIG_USE_IRQ not supported
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|