2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2013-10-18 11:49:06 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <hwconfig.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2013-10-18 11:49:06 +00:00
|
|
|
#include <asm/mmu.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
|
|
|
#include <fsl_ddr_dimm_params.h>
|
2013-10-18 11:49:06 +00:00
|
|
|
#include <asm/fsl_law.h>
|
2014-11-21 03:17:16 +00:00
|
|
|
#include <asm/mpc85xx_gpio.h>
|
2013-10-18 11:49:06 +00:00
|
|
|
#include "ddr.h"
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
void fsl_ddr_board_options(memctl_options_t *popts,
|
|
|
|
dimm_params_t *pdimm,
|
|
|
|
unsigned int ctrl_num)
|
|
|
|
{
|
|
|
|
const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
|
|
|
|
ulong ddr_freq;
|
|
|
|
|
|
|
|
if (ctrl_num > 1) {
|
|
|
|
printf("Not supported controller number %d\n", ctrl_num);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (!pdimm->n_ranks)
|
|
|
|
return;
|
|
|
|
|
|
|
|
pbsp = udimms[0];
|
|
|
|
|
2014-02-26 04:08:37 +00:00
|
|
|
/* Get clk_adjust according to the board ddr
|
2013-10-18 11:49:06 +00:00
|
|
|
* freqency and n_banks specified in board_specific_parameters table.
|
|
|
|
*/
|
|
|
|
ddr_freq = get_ddr_freq(0) / 1000000;
|
|
|
|
while (pbsp->datarate_mhz_high) {
|
|
|
|
if (pbsp->n_ranks == pdimm->n_ranks &&
|
|
|
|
(pdimm->rank_density >> 30) >= pbsp->rank_gb) {
|
|
|
|
if (ddr_freq <= pbsp->datarate_mhz_high) {
|
|
|
|
popts->clk_adjust = pbsp->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp->wrlvl_start;
|
|
|
|
popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
|
|
|
|
popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
|
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
pbsp_highest = pbsp;
|
|
|
|
}
|
|
|
|
pbsp++;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pbsp_highest) {
|
|
|
|
printf("Error: board specific timing not found\n");
|
|
|
|
printf("for data rate %lu MT/s\n", ddr_freq);
|
|
|
|
printf("Trying to use the highest speed (%u) parameters\n",
|
|
|
|
pbsp_highest->datarate_mhz_high);
|
|
|
|
popts->clk_adjust = pbsp_highest->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp_highest->wrlvl_start;
|
|
|
|
popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
|
|
|
|
popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
|
|
|
|
} else {
|
|
|
|
panic("DIMM is not supported by this board");
|
|
|
|
}
|
|
|
|
found:
|
|
|
|
debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
|
|
|
|
"\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
|
|
|
|
"wrlvl_ctrl_3 0x%x\n",
|
|
|
|
pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
|
|
|
|
pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
|
|
|
|
pbsp->wrlvl_ctl_3);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Factors to consider for half-strength driver enable:
|
|
|
|
* - number of DIMMs installed
|
|
|
|
*/
|
2015-06-05 09:59:02 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4
|
|
|
|
popts->half_strength_driver_enable = 1;
|
fsl/board/ddr: optimize board-specific cpo for erratum A-009942
Optimize board-specific cpo for erratum A-009942 on b4860qds,
ls1043aqds, ls1043ardb, ls1046aqds, ls1046ardb, ls2080ardb,
t102xqds, t102xrdb, t1040qds, t104xrdb, t208xqds, t208xrdb,
t4qds, t4rdb boards.
Signed-off-by: Shengzhou Liu <Shengzhou.Liu@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-11-15 09:15:21 +00:00
|
|
|
/* optimize cpo for erratum A-009942 */
|
|
|
|
popts->cpo_sample = 0x59;
|
2015-06-05 09:59:02 +00:00
|
|
|
#else
|
2013-10-18 11:49:06 +00:00
|
|
|
popts->half_strength_driver_enable = 0;
|
2015-06-05 09:59:02 +00:00
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
/*
|
|
|
|
* Write leveling override
|
|
|
|
*/
|
|
|
|
popts->wrlvl_override = 1;
|
|
|
|
popts->wrlvl_sample = 0xf;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* rtt and rtt_wr override
|
|
|
|
*/
|
|
|
|
popts->rtt_override = 0;
|
|
|
|
|
|
|
|
/* Enable ZQ calibration */
|
|
|
|
popts->zq_en = 1;
|
|
|
|
|
|
|
|
/* DHC_EN =1, ODT = 75 Ohm */
|
2015-06-05 09:59:02 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4
|
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_120OHM);
|
|
|
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_120OHM) |
|
|
|
|
DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
|
|
|
|
#else
|
2014-09-05 09:48:31 +00:00
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
|
|
|
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
|
2015-06-05 09:59:02 +00:00
|
|
|
#endif
|
2013-10-18 11:49:06 +00:00
|
|
|
}
|
|
|
|
|
2014-11-21 03:17:16 +00:00
|
|
|
#if defined(CONFIG_DEEP_SLEEP)
|
|
|
|
void board_mem_sleep_setup(void)
|
|
|
|
{
|
|
|
|
void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE;
|
|
|
|
|
|
|
|
/* does not provide HW signals for power management */
|
|
|
|
clrbits_8(cpld_base + 0x17, 0x40);
|
|
|
|
/* Disable MCKE isolation */
|
|
|
|
gpio_set_value(2, 0);
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2013-10-18 11:49:06 +00:00
|
|
|
{
|
|
|
|
phys_size_t dram_size;
|
|
|
|
|
2014-04-08 13:43:56 +00:00
|
|
|
#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
|
2013-10-18 11:49:06 +00:00
|
|
|
puts("Initializing....using SPD\n");
|
|
|
|
dram_size = fsl_ddr_sdram();
|
2014-04-08 13:43:56 +00:00
|
|
|
#else
|
|
|
|
dram_size = fsl_ddr_sdram_size();
|
|
|
|
#endif
|
2016-05-31 07:39:06 +00:00
|
|
|
dram_size = setup_ddr_tlbs(dram_size / 0x100000);
|
|
|
|
dram_size *= 0x100000;
|
2014-11-21 03:17:16 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
|
|
|
|
fsl_dp_resume();
|
|
|
|
#endif
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dram_size;
|
|
|
|
|
|
|
|
return 0;
|
2013-10-18 11:49:06 +00:00
|
|
|
}
|