2019-08-20 09:35:29 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
|
|
|
/*
|
|
|
|
* P2020RDB-PC (36-bit address map) Device Tree Source
|
|
|
|
*
|
|
|
|
* Copyright 2013 - 2015 Freescale Semiconductor Inc.
|
|
|
|
* Copyright 2019 NXP
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "p2020.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "fsl,P2020RDB-PC";
|
|
|
|
compatible = "fsl,P2020RDB-PC";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
|
2022-04-05 09:15:21 +00:00
|
|
|
lbc: localbus@fffe05000 {
|
|
|
|
reg = <0xf 0xffe05000 0 0x1000>;
|
|
|
|
};
|
|
|
|
|
2019-08-20 09:35:29 +00:00
|
|
|
soc: soc@fffe00000 {
|
|
|
|
ranges = <0x0 0xf 0xffe00000 0x100000>;
|
|
|
|
};
|
2019-08-27 11:04:15 +00:00
|
|
|
|
|
|
|
pci2: pcie@fffe08000 {
|
|
|
|
reg = <0xf 0xffe08000 0x0 0x1000>; /* registers */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pci1: pcie@fffe09000 {
|
|
|
|
reg = <0xf 0xffe09000 0x0 0x1000>; /* registers */
|
|
|
|
ranges = <0x01000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x02000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000>; /* non-prefetchable memory */
|
|
|
|
};
|
|
|
|
|
|
|
|
pci0: pcie@fffe0a000 {
|
|
|
|
reg = <0xf 0xffe0a000 0x0 0x1000>; /* registers */
|
|
|
|
ranges = <0x01000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x00010000 /* downstream I/O */
|
|
|
|
0x02000000 0x0 0x80000000 0xc 0x00000000 0x0 0x20000000>; /* non-prefetchable memory */
|
|
|
|
};
|
2020-06-04 15:16:38 +00:00
|
|
|
|
|
|
|
aliases {
|
|
|
|
spi0 = &espi0;
|
|
|
|
};
|
2019-08-20 09:35:29 +00:00
|
|
|
};
|
|
|
|
|
2020-09-21 09:46:23 +00:00
|
|
|
/include/ "p2020rdb-pc.dtsi"
|
2019-08-20 09:35:29 +00:00
|
|
|
/include/ "p2020-post.dtsi"
|
2020-06-04 15:16:38 +00:00
|
|
|
|
|
|
|
&espi0 {
|
|
|
|
flash@0 {
|
|
|
|
compatible = "jedec,spi-nor";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0>;
|
|
|
|
spi-max-frequency = <10000000>; /* input clock */
|
|
|
|
};
|
|
|
|
};
|