2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2009-03-19 07:32:23 +00:00
|
|
|
/*
|
2011-01-20 10:59:35 +00:00
|
|
|
* Copyright 2008-2011 Freescale Semiconductor, Inc.
|
2009-03-19 07:32:23 +00:00
|
|
|
*/
|
|
|
|
|
2008-01-16 07:13:58 +00:00
|
|
|
#ifndef _FSL_LAW_H_
|
|
|
|
#define _FSL_LAW_H_
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
2015-11-05 14:43:40 +00:00
|
|
|
#include <linux/log2.h>
|
2008-01-16 07:13:58 +00:00
|
|
|
|
2009-03-19 07:32:23 +00:00
|
|
|
#define LAW_EN 0x80000000
|
|
|
|
|
2008-01-16 07:13:58 +00:00
|
|
|
#define SET_LAW_ENTRY(idx, a, sz, trgt) \
|
|
|
|
{ .index = idx, .addr = a, .size = sz, .trgt_id = trgt }
|
|
|
|
|
2008-06-11 05:44:10 +00:00
|
|
|
#define SET_LAW(a, sz, trgt) \
|
|
|
|
{ .index = -1, .addr = a, .size = sz, .trgt_id = trgt }
|
|
|
|
|
2008-01-16 07:13:58 +00:00
|
|
|
enum law_size {
|
|
|
|
LAW_SIZE_4K = 0xb,
|
|
|
|
LAW_SIZE_8K,
|
|
|
|
LAW_SIZE_16K,
|
|
|
|
LAW_SIZE_32K,
|
|
|
|
LAW_SIZE_64K,
|
|
|
|
LAW_SIZE_128K,
|
|
|
|
LAW_SIZE_256K,
|
|
|
|
LAW_SIZE_512K,
|
|
|
|
LAW_SIZE_1M,
|
|
|
|
LAW_SIZE_2M,
|
|
|
|
LAW_SIZE_4M,
|
|
|
|
LAW_SIZE_8M,
|
|
|
|
LAW_SIZE_16M,
|
|
|
|
LAW_SIZE_32M,
|
|
|
|
LAW_SIZE_64M,
|
|
|
|
LAW_SIZE_128M,
|
|
|
|
LAW_SIZE_256M,
|
|
|
|
LAW_SIZE_512M,
|
|
|
|
LAW_SIZE_1G,
|
|
|
|
LAW_SIZE_2G,
|
|
|
|
LAW_SIZE_4G,
|
|
|
|
LAW_SIZE_8G,
|
|
|
|
LAW_SIZE_16G,
|
|
|
|
LAW_SIZE_32G,
|
|
|
|
};
|
|
|
|
|
2009-12-09 06:26:08 +00:00
|
|
|
#define law_size_bits(sz) (__ilog2_u64(sz) - 1)
|
2010-06-17 16:37:23 +00:00
|
|
|
#define lawar_size(x) (1ULL << ((x & 0x3f) + 1))
|
2009-12-09 06:26:08 +00:00
|
|
|
|
2009-03-19 07:32:23 +00:00
|
|
|
#ifdef CONFIG_FSL_CORENET
|
|
|
|
enum law_trgt_if {
|
|
|
|
LAW_TRGT_IF_PCIE_1 = 0x00,
|
|
|
|
LAW_TRGT_IF_PCIE_2 = 0x01,
|
|
|
|
LAW_TRGT_IF_PCIE_3 = 0x02,
|
2010-04-28 09:02:21 +00:00
|
|
|
LAW_TRGT_IF_PCIE_4 = 0x03,
|
2009-03-19 07:32:23 +00:00
|
|
|
LAW_TRGT_IF_RIO_1 = 0x08,
|
|
|
|
LAW_TRGT_IF_RIO_2 = 0x09,
|
|
|
|
|
|
|
|
LAW_TRGT_IF_DDR_1 = 0x10,
|
|
|
|
LAW_TRGT_IF_DDR_2 = 0x11, /* 2nd controller */
|
2012-08-17 08:22:39 +00:00
|
|
|
LAW_TRGT_IF_DDR_3 = 0x12,
|
|
|
|
LAW_TRGT_IF_DDR_4 = 0x13,
|
2009-03-19 07:32:23 +00:00
|
|
|
LAW_TRGT_IF_DDR_INTRLV = 0x14,
|
2012-08-17 08:22:39 +00:00
|
|
|
LAW_TRGT_IF_DDR_INTLV_34 = 0x15,
|
|
|
|
LAW_TRGT_IF_DDR_INTLV_123 = 0x17,
|
|
|
|
LAW_TRGT_IF_DDR_INTLV_1234 = 0x16,
|
2009-03-19 07:32:23 +00:00
|
|
|
LAW_TRGT_IF_BMAN = 0x18,
|
|
|
|
LAW_TRGT_IF_DCSR = 0x1d,
|
2014-06-05 13:19:57 +00:00
|
|
|
LAW_TRGT_IF_CCSR = 0x1e,
|
2009-03-19 07:32:23 +00:00
|
|
|
LAW_TRGT_IF_LBC = 0x1f,
|
|
|
|
LAW_TRGT_IF_QMAN = 0x3c,
|
2013-03-25 07:40:24 +00:00
|
|
|
|
|
|
|
LAW_TRGT_IF_MAPLE = 0x50,
|
2009-03-19 07:32:23 +00:00
|
|
|
};
|
|
|
|
#define LAW_TRGT_IF_DDR LAW_TRGT_IF_DDR_1
|
2012-08-15 06:24:15 +00:00
|
|
|
#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
|
2009-03-19 07:32:23 +00:00
|
|
|
#else
|
2008-01-16 07:13:58 +00:00
|
|
|
enum law_trgt_if {
|
|
|
|
LAW_TRGT_IF_PCI = 0x00,
|
|
|
|
LAW_TRGT_IF_PCI_2 = 0x01,
|
2022-05-01 15:45:58 +00:00
|
|
|
LAW_TRGT_IF_PCIE_1 = 0x02,
|
2016-11-15 22:09:50 +00:00
|
|
|
#if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132)
|
2013-04-04 04:01:54 +00:00
|
|
|
LAW_TRGT_IF_OCN_DSP = 0x03,
|
|
|
|
#else
|
2021-05-15 01:34:25 +00:00
|
|
|
#if !defined(CONFIG_ARCH_P2020)
|
2008-01-16 07:13:58 +00:00
|
|
|
LAW_TRGT_IF_PCIE_3 = 0x03,
|
2013-04-04 04:01:54 +00:00
|
|
|
#endif
|
2008-01-16 07:13:58 +00:00
|
|
|
#endif
|
|
|
|
LAW_TRGT_IF_LBC = 0x04,
|
|
|
|
LAW_TRGT_IF_CCSR = 0x08,
|
2013-04-04 04:01:54 +00:00
|
|
|
LAW_TRGT_IF_DSP_CCSR = 0x09,
|
2013-07-04 09:30:36 +00:00
|
|
|
LAW_TRGT_IF_PLATFORM_SRAM = 0x0a,
|
2008-01-16 07:13:58 +00:00
|
|
|
LAW_TRGT_IF_DDR_INTRLV = 0x0b,
|
|
|
|
LAW_TRGT_IF_RIO = 0x0c,
|
2016-11-15 22:09:50 +00:00
|
|
|
#if defined(CONFIG_ARCH_BSC9132)
|
2013-07-02 03:51:04 +00:00
|
|
|
LAW_TRGT_IF_CLASS_DSP = 0x0d,
|
|
|
|
#else
|
2009-12-09 06:26:08 +00:00
|
|
|
LAW_TRGT_IF_RIO_2 = 0x0d,
|
2013-07-02 03:51:04 +00:00
|
|
|
#endif
|
2011-02-04 04:14:19 +00:00
|
|
|
LAW_TRGT_IF_DPAA_SWP_SRAM = 0x0e,
|
2008-01-16 07:13:58 +00:00
|
|
|
LAW_TRGT_IF_DDR = 0x0f,
|
|
|
|
LAW_TRGT_IF_DDR_2 = 0x16, /* 2nd controller */
|
2012-08-17 08:22:39 +00:00
|
|
|
/* place holder for 3-way and 4-way interleaving */
|
|
|
|
LAW_TRGT_IF_DDR_3,
|
|
|
|
LAW_TRGT_IF_DDR_4,
|
|
|
|
LAW_TRGT_IF_DDR_INTLV_34,
|
|
|
|
LAW_TRGT_IF_DDR_INTLV_123,
|
|
|
|
LAW_TRGT_IF_DDR_INTLV_1234,
|
2008-01-16 07:13:58 +00:00
|
|
|
};
|
|
|
|
#define LAW_TRGT_IF_DDR_1 LAW_TRGT_IF_DDR
|
|
|
|
#define LAW_TRGT_IF_PCI_1 LAW_TRGT_IF_PCI
|
|
|
|
#define LAW_TRGT_IF_PCIX LAW_TRGT_IF_PCI
|
|
|
|
#define LAW_TRGT_IF_PCIE_2 LAW_TRGT_IF_PCI_2
|
2010-12-30 18:09:53 +00:00
|
|
|
#define LAW_TRGT_IF_RIO_1 LAW_TRGT_IF_RIO
|
2011-01-20 10:59:35 +00:00
|
|
|
#define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
|
2008-01-16 07:13:58 +00:00
|
|
|
|
2021-05-15 01:34:25 +00:00
|
|
|
#if defined(CONFIG_ARCH_P2020)
|
2008-01-16 07:13:58 +00:00
|
|
|
#define LAW_TRGT_IF_PCIE_3 LAW_TRGT_IF_PCI
|
|
|
|
#endif
|
2009-03-19 07:32:23 +00:00
|
|
|
#endif /* CONFIG_FSL_CORENET */
|
2008-01-16 07:13:58 +00:00
|
|
|
|
|
|
|
struct law_entry {
|
|
|
|
int index;
|
|
|
|
phys_addr_t addr;
|
|
|
|
enum law_size size;
|
|
|
|
enum law_trgt_if trgt_id;
|
|
|
|
};
|
|
|
|
|
|
|
|
extern void set_law(u8 idx, phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
|
2008-06-11 05:44:10 +00:00
|
|
|
extern int set_next_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
|
2008-06-10 21:16:02 +00:00
|
|
|
extern int set_last_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
|
2008-08-26 20:01:28 +00:00
|
|
|
extern int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id);
|
2009-03-19 07:32:23 +00:00
|
|
|
extern struct law_entry find_law(phys_addr_t addr);
|
2008-01-16 07:13:58 +00:00
|
|
|
extern void disable_law(u8 idx);
|
|
|
|
extern void init_laws(void);
|
2008-01-23 22:31:05 +00:00
|
|
|
extern void print_laws(void);
|
2008-01-16 07:13:58 +00:00
|
|
|
|
|
|
|
/* define in board code */
|
|
|
|
extern struct law_entry law_table[];
|
|
|
|
extern int num_law_entries;
|
|
|
|
#endif
|