2011-08-22 12:27:38 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2011
|
|
|
|
* eInfochips Ltd. <www.einfochips.com>
|
2016-12-21 07:58:06 +00:00
|
|
|
* Written-by: Ajay Bhargav <contact@8051projects.net>
|
2011-08-22 12:27:38 +00:00
|
|
|
*
|
|
|
|
* (C) Copyright 2010
|
|
|
|
* Marvell Semiconductor <www.marvell.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-08-22 12:27:38 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARCH_GPIO_H
|
|
|
|
#define _ASM_ARCH_GPIO_H
|
|
|
|
|
|
|
|
#include <asm/types.h>
|
|
|
|
#include <asm/arch/armada100.h>
|
|
|
|
|
|
|
|
#define GPIO_HIGH 1
|
|
|
|
#define GPIO_LOW 0
|
|
|
|
|
|
|
|
#define GPIO_TO_REG(gp) (gp >> 5)
|
|
|
|
#define GPIO_TO_BIT(gp) (1 << (gp & 0x1F))
|
|
|
|
#define GPIO_VAL(gp, val) ((val >> (gp & 0x1F)) & 0x01)
|
|
|
|
|
|
|
|
static inline void *get_gpio_base(int bank)
|
|
|
|
{
|
|
|
|
const unsigned int offset[4] = {0, 4, 8, 0x100};
|
|
|
|
/* gpio register bank offset - refer Appendix A.36 */
|
|
|
|
return (struct gpio_reg *)(ARMD1_GPIO_BASE + offset[bank]);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* _ASM_ARCH_GPIO_H */
|