2009-06-14 22:21:28 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2003
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* (C) Copyright 2004
|
|
|
|
* Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
|
|
|
|
*
|
|
|
|
* (C) Copyright 2006
|
|
|
|
* Eric Schumann, Phytec Messtechnik GmbH
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2009-06-14 22:21:28 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <mpc5xxx.h>
|
|
|
|
#include <pci.h>
|
2010-04-13 03:28:07 +00:00
|
|
|
#include <asm/io.h>
|
2009-06-14 22:21:28 +00:00
|
|
|
|
|
|
|
#include "mt46v32m16-75.h"
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2009-06-14 22:21:28 +00:00
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
|
|
|
static void sdram_start(int hi_addr)
|
|
|
|
{
|
|
|
|
volatile struct mpc5xxx_cdm *cdm =
|
|
|
|
(struct mpc5xxx_cdm *)MPC5XXX_CDM;
|
|
|
|
volatile struct mpc5xxx_sdram *sdram =
|
|
|
|
(struct mpc5xxx_sdram *)MPC5XXX_SDRAM;
|
|
|
|
|
|
|
|
long hi_addr_bit = hi_addr ? 0x01000000 : 0;
|
|
|
|
|
|
|
|
/* unlock mode register */
|
|
|
|
out_be32 (&sdram->ctrl,
|
|
|
|
(SDRAM_CONTROL | 0x80000000 | hi_addr_bit));
|
|
|
|
|
|
|
|
/* precharge all banks */
|
|
|
|
out_be32 (&sdram->ctrl,
|
|
|
|
(SDRAM_CONTROL | 0x80000002 | hi_addr_bit));
|
|
|
|
|
|
|
|
#ifdef SDRAM_DDR
|
|
|
|
/* set mode register: extended mode */
|
|
|
|
out_be32 (&sdram->mode, (SDRAM_EMODE));
|
|
|
|
|
|
|
|
/* set mode register: reset DLL */
|
|
|
|
out_be32 (&sdram->mode,
|
|
|
|
(SDRAM_MODE | 0x04000000));
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* precharge all banks */
|
|
|
|
out_be32 (&sdram->ctrl,
|
|
|
|
(SDRAM_CONTROL | 0x80000002 | hi_addr_bit));
|
|
|
|
|
|
|
|
/* auto refresh */
|
|
|
|
out_be32 (&sdram->ctrl,
|
|
|
|
(SDRAM_CONTROL | 0x80000004 | hi_addr_bit));
|
|
|
|
|
|
|
|
/* set mode register */
|
|
|
|
out_be32 (&sdram->mode, (SDRAM_MODE));
|
|
|
|
|
|
|
|
/* normal operation */
|
|
|
|
out_be32 (&sdram->ctrl,
|
|
|
|
(SDRAM_CONTROL | hi_addr_bit));
|
|
|
|
|
|
|
|
/* set CDM clock enable register, set MPC5200B SDRAM bus */
|
|
|
|
/* to reduced driver strength */
|
|
|
|
out_be32 (&cdm->clock_enable, (0x00CFFFFF));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
2017-04-06 18:47:05 +00:00
|
|
|
* ATTENTION: Although partially referenced dram_init does NOT make
|
2009-06-14 22:21:28 +00:00
|
|
|
* real use of CONFIG_SYS_SDRAM_BASE. The code does not
|
|
|
|
* work if CONFIG_SYS_SDRAM_BASE
|
|
|
|
* is something else than 0x00000000.
|
|
|
|
*/
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2009-06-14 22:21:28 +00:00
|
|
|
{
|
|
|
|
volatile struct mpc5xxx_mmap_ctl *mm =
|
|
|
|
(struct mpc5xxx_mmap_ctl *)CONFIG_SYS_MBAR;
|
|
|
|
volatile struct mpc5xxx_cdm *cdm =
|
|
|
|
(struct mpc5xxx_cdm *)MPC5XXX_CDM;
|
|
|
|
volatile struct mpc5xxx_sdram *sdram =
|
|
|
|
(struct mpc5xxx_sdram *)MPC5XXX_SDRAM;
|
|
|
|
ulong dramsize = 0;
|
|
|
|
ulong dramsize2 = 0;
|
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
|
|
|
ulong test1, test2;
|
|
|
|
|
|
|
|
/* setup SDRAM chip selects */
|
|
|
|
/* 256MB at 0x0 */
|
|
|
|
out_be32 (&mm->sdram0, 0x0000001b);
|
|
|
|
/* disabled */
|
|
|
|
out_be32 (&mm->sdram1, 0x10000000);
|
|
|
|
|
|
|
|
/* setup config registers */
|
|
|
|
out_be32 (&sdram->config1, SDRAM_CONFIG1);
|
|
|
|
out_be32 (&sdram->config2, SDRAM_CONFIG2);
|
|
|
|
|
|
|
|
#if defined(SDRAM_DDR) && defined(SDRAM_TAPDELAY)
|
|
|
|
/* set tap delay */
|
|
|
|
out_be32 (&cdm->porcfg, SDRAM_TAPDELAY);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* find RAM size using SDRAM CS0 only */
|
|
|
|
sdram_start(0);
|
|
|
|
test1 = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE, 0x10000000);
|
|
|
|
sdram_start(1);
|
|
|
|
test2 = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE, 0x10000000);
|
|
|
|
if (test1 > test2) {
|
|
|
|
sdram_start(0);
|
|
|
|
dramsize = test1;
|
|
|
|
} else
|
|
|
|
dramsize = test2;
|
|
|
|
|
|
|
|
/* memory smaller than 1MB is impossible */
|
|
|
|
if (dramsize < (1 << 20))
|
|
|
|
dramsize = 0;
|
|
|
|
|
|
|
|
/* set SDRAM CS0 size according to the amount of RAM found */
|
|
|
|
if (dramsize > 0) {
|
|
|
|
out_be32 (&mm->sdram0,
|
|
|
|
(0x13 + __builtin_ffs(dramsize >> 20) - 1));
|
|
|
|
} else {
|
|
|
|
/* disabled */
|
|
|
|
out_be32 (&mm->sdram0, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_SYS_RAMBOOT */
|
|
|
|
|
|
|
|
/* retrieve size of memory connected to SDRAM CS0 */
|
|
|
|
dramsize = in_be32(&mm->sdram0) & 0xFF;
|
|
|
|
if (dramsize >= 0x13)
|
|
|
|
dramsize = (1 << (dramsize - 0x13)) << 20;
|
|
|
|
else
|
|
|
|
dramsize = 0;
|
|
|
|
|
|
|
|
/* retrieve size of memory connected to SDRAM CS1 */
|
|
|
|
dramsize2 = in_be32(&mm->sdram1) & 0xFF;
|
|
|
|
if (dramsize2 >= 0x13)
|
|
|
|
dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
|
|
|
|
else
|
|
|
|
dramsize2 = 0;
|
|
|
|
|
|
|
|
#endif /* CONFIG_SYS_RAMBOOT */
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dramsize + dramsize2;
|
|
|
|
|
|
|
|
return 0;
|
2009-06-14 22:21:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
|
|
|
puts("Board: phyCORE-MPC5200B-tiny\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
static struct pci_controller hose;
|
|
|
|
|
|
|
|
extern void pci_mpc5xxx_init(struct pci_controller *);
|
|
|
|
|
|
|
|
void pci_init_board(void)
|
|
|
|
{
|
|
|
|
pci_mpc5xxx_init(&hose);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-05-19 19:23:12 +00:00
|
|
|
#ifdef CONFIG_OF_BOARD_SETUP
|
2014-10-24 00:58:47 +00:00
|
|
|
int ft_board_setup(void *blob, bd_t *bd)
|
2009-06-14 22:21:28 +00:00
|
|
|
{
|
|
|
|
ft_cpu_setup(blob, bd);
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2009-06-14 22:21:28 +00:00
|
|
|
}
|
2016-05-19 19:23:12 +00:00
|
|
|
#endif /* CONFIG_OF_BOARD_SETUP */
|
2009-06-14 22:21:28 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
|
|
|
|
|
|
|
|
#define GPIO_PSC2_4 0x02000000UL
|
|
|
|
|
|
|
|
void init_ide_reset(void)
|
|
|
|
{
|
|
|
|
volatile struct mpc5xxx_wu_gpio *wu_gpio =
|
|
|
|
(struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
|
|
|
|
debug("init_ide_reset\n");
|
|
|
|
|
|
|
|
/* Configure PSC2_4 as GPIO output for ATA reset */
|
|
|
|
setbits_be32(&wu_gpio->enable, GPIO_PSC2_4);
|
|
|
|
setbits_be32(&wu_gpio->ddr, GPIO_PSC2_4);
|
|
|
|
/* Deassert reset */
|
|
|
|
setbits_be32(&wu_gpio->dvo, GPIO_PSC2_4);
|
|
|
|
}
|
|
|
|
|
|
|
|
void ide_set_reset(int idereset)
|
|
|
|
{
|
|
|
|
volatile struct mpc5xxx_wu_gpio *wu_gpio =
|
|
|
|
(struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
|
|
|
|
debug("ide_reset(%d)\n", idereset);
|
|
|
|
|
|
|
|
if (idereset) {
|
|
|
|
clrbits_be32(&wu_gpio->dvo, GPIO_PSC2_4);
|
|
|
|
/* Make a delay. MPC5200 spec says 25 usec min */
|
|
|
|
udelay(500000);
|
|
|
|
} else
|
|
|
|
setbits_be32(&wu_gpio->dvo, GPIO_PSC2_4);
|
|
|
|
}
|
|
|
|
#endif /* defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET) */
|