2011-10-11 22:33:18 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Sysgo Real-Time Solutions, GmbH <www.elinos.com>
|
|
|
|
* Marius Groeger <mgroeger@sysgo.de>
|
|
|
|
*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Andes Technology Corporation
|
|
|
|
* Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
|
|
|
|
* Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-10-11 22:33:18 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* CPU specific code */
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
|
|
|
#include <watchdog.h>
|
|
|
|
#include <asm/cache.h>
|
|
|
|
|
|
|
|
#include <faraday/ftwdt010_wdt.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cleanup_before_linux() is called just before we call linux
|
|
|
|
* it prepares the processor for linux
|
|
|
|
*
|
|
|
|
* we disable interrupt and caches.
|
|
|
|
*/
|
|
|
|
int cleanup_before_linux(void)
|
|
|
|
{
|
|
|
|
disable_interrupts();
|
|
|
|
|
|
|
|
#ifdef CONFIG_MMU
|
|
|
|
/* turn off I/D-cache */
|
|
|
|
icache_disable();
|
|
|
|
dcache_disable();
|
|
|
|
|
|
|
|
/* flush I/D-cache */
|
|
|
|
invalidate_icac();
|
|
|
|
invalidate_dcac();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
|
|
|
|
{
|
|
|
|
disable_interrupts();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* reset to the base addr of andesboot.
|
|
|
|
* currently no ROM loader at addr 0.
|
|
|
|
* do not use reset_cpu(0);
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_FTWDT010_WATCHDOG
|
|
|
|
/*
|
|
|
|
* workaround: if we use CONFIG_HW_WATCHDOG with ftwdt010, will lead
|
|
|
|
* automatic hardware reset when booting Linux.
|
|
|
|
* Please do not use CONFIG_HW_WATCHDOG and WATCHDOG_RESET() here.
|
|
|
|
*/
|
|
|
|
ftwdt010_wdt_reset();
|
|
|
|
while (1)
|
|
|
|
;
|
|
|
|
#endif /* CONFIG_FTWDT010_WATCHDOG */
|
|
|
|
|
|
|
|
/*NOTREACHED*/
|
|
|
|
}
|