2018-08-18 13:58:32 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
|
|
* Designware APB Timer driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2018 Marek Vasut <marex@denx.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <clk.h>
|
2020-02-03 14:36:16 +00:00
|
|
|
#include <malloc.h>
|
2019-10-23 20:23:12 +00:00
|
|
|
#include <reset.h>
|
2018-08-18 13:58:32 +00:00
|
|
|
#include <timer.h>
|
2020-02-03 14:36:16 +00:00
|
|
|
#include <dm/device_compat.h>
|
2018-08-18 13:58:32 +00:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/timer.h>
|
|
|
|
|
|
|
|
#define DW_APB_LOAD_VAL 0x0
|
|
|
|
#define DW_APB_CURR_VAL 0x4
|
|
|
|
#define DW_APB_CTRL 0x8
|
|
|
|
|
|
|
|
struct dw_apb_timer_priv {
|
2019-10-23 20:23:12 +00:00
|
|
|
fdt_addr_t regs;
|
|
|
|
struct reset_ctl_bulk resets;
|
2018-08-18 13:58:32 +00:00
|
|
|
};
|
|
|
|
|
2020-10-07 18:37:44 +00:00
|
|
|
static u64 dw_apb_timer_get_count(struct udevice *dev)
|
2018-08-18 13:58:32 +00:00
|
|
|
{
|
|
|
|
struct dw_apb_timer_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The DW APB counter counts down, but this function
|
|
|
|
* requires the count to be incrementing. Invert the
|
|
|
|
* result.
|
|
|
|
*/
|
2020-10-07 18:37:44 +00:00
|
|
|
return timer_conv_64(~readl(priv->regs + DW_APB_CURR_VAL));
|
2018-08-18 13:58:32 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int dw_apb_timer_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
|
|
|
|
struct dw_apb_timer_priv *priv = dev_get_priv(dev);
|
|
|
|
struct clk clk;
|
|
|
|
int ret;
|
|
|
|
|
2019-10-23 20:23:12 +00:00
|
|
|
ret = reset_get_bulk(dev, &priv->resets);
|
|
|
|
if (ret)
|
|
|
|
dev_warn(dev, "Can't get reset: %d\n", ret);
|
|
|
|
else
|
|
|
|
reset_deassert_bulk(&priv->resets);
|
|
|
|
|
2018-08-18 13:58:32 +00:00
|
|
|
ret = clk_get_by_index(dev, 0, &clk);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
uc_priv->clock_rate = clk_get_rate(&clk);
|
|
|
|
|
|
|
|
clk_free(&clk);
|
|
|
|
|
|
|
|
/* init timer */
|
|
|
|
writel(0xffffffff, priv->regs + DW_APB_LOAD_VAL);
|
|
|
|
writel(0xffffffff, priv->regs + DW_APB_CURR_VAL);
|
|
|
|
setbits_le32(priv->regs + DW_APB_CTRL, 0x3);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-12-03 23:55:21 +00:00
|
|
|
static int dw_apb_timer_of_to_plat(struct udevice *dev)
|
2018-08-18 13:58:32 +00:00
|
|
|
{
|
|
|
|
struct dw_apb_timer_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
priv->regs = dev_read_addr(dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-10-23 20:23:12 +00:00
|
|
|
static int dw_apb_timer_remove(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct dw_apb_timer_priv *priv = dev_get_priv(dev);
|
|
|
|
|
|
|
|
return reset_release_bulk(&priv->resets);
|
|
|
|
}
|
|
|
|
|
2018-08-18 13:58:32 +00:00
|
|
|
static const struct timer_ops dw_apb_timer_ops = {
|
|
|
|
.get_count = dw_apb_timer_get_count,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id dw_apb_timer_ids[] = {
|
|
|
|
{ .compatible = "snps,dw-apb-timer" },
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(dw_apb_timer) = {
|
|
|
|
.name = "dw_apb_timer",
|
|
|
|
.id = UCLASS_TIMER,
|
|
|
|
.ops = &dw_apb_timer_ops,
|
|
|
|
.probe = dw_apb_timer_probe,
|
|
|
|
.of_match = dw_apb_timer_ids,
|
2020-12-03 23:55:21 +00:00
|
|
|
.of_to_plat = dw_apb_timer_of_to_plat,
|
2019-10-23 20:23:12 +00:00
|
|
|
.remove = dw_apb_timer_remove,
|
2020-12-03 23:55:17 +00:00
|
|
|
.priv_auto = sizeof(struct dw_apb_timer_priv),
|
2018-08-18 13:58:32 +00:00
|
|
|
};
|