2019-04-02 07:56:40 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
|
|
* Copyright (C) 2019, Rick Chen <rick@andestech.com>
|
2020-09-28 14:52:24 +00:00
|
|
|
* Copyright (C) 2020, Sean Anderson <seanga2@gmail.com>
|
2019-04-02 07:56:40 +00:00
|
|
|
*
|
|
|
|
* U-Boot syscon driver for Andes's Platform Level Machine Timer (PLMT).
|
|
|
|
* The PLMT block holds memory-mapped mtime register
|
|
|
|
* associated with timer tick.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <dm.h>
|
2020-09-28 14:52:24 +00:00
|
|
|
#include <timer.h>
|
2019-04-02 07:56:40 +00:00
|
|
|
#include <asm/io.h>
|
2020-12-23 02:30:28 +00:00
|
|
|
#include <dm/device-internal.h>
|
2020-02-03 14:36:15 +00:00
|
|
|
#include <linux/err.h>
|
2019-04-02 07:56:40 +00:00
|
|
|
|
|
|
|
/* mtime register */
|
|
|
|
#define MTIME_REG(base) ((ulong)(base))
|
|
|
|
|
2021-01-17 12:41:25 +00:00
|
|
|
static u64 notrace andes_plmt_get_count(struct udevice *dev)
|
2019-04-02 07:56:40 +00:00
|
|
|
{
|
2020-12-23 02:30:28 +00:00
|
|
|
return readq((void __iomem *)MTIME_REG(dev_get_priv(dev)));
|
2019-04-02 07:56:40 +00:00
|
|
|
}
|
|
|
|
|
2021-01-17 12:41:25 +00:00
|
|
|
#if CONFIG_IS_ENABLED(RISCV_MMODE) && IS_ENABLED(CONFIG_TIMER_EARLY)
|
|
|
|
/**
|
|
|
|
* timer_early_get_rate() - Get the timer rate before driver model
|
|
|
|
*/
|
|
|
|
unsigned long notrace timer_early_get_rate(void)
|
|
|
|
{
|
|
|
|
return RISCV_MMODE_TIMER_FREQ;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* timer_early_get_count() - Get the timer count before driver model
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
u64 notrace timer_early_get_count(void)
|
|
|
|
{
|
|
|
|
return readq((void __iomem *)MTIME_REG(RISCV_MMODE_TIMERBASE));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-09-28 14:52:24 +00:00
|
|
|
static const struct timer_ops andes_plmt_ops = {
|
|
|
|
.get_count = andes_plmt_get_count,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int andes_plmt_probe(struct udevice *dev)
|
|
|
|
{
|
2020-12-23 02:30:28 +00:00
|
|
|
dev_set_priv(dev, dev_read_addr_ptr(dev));
|
|
|
|
if (!dev_get_priv(dev))
|
2020-09-28 14:52:24 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return timer_timebase_fallback(dev);
|
|
|
|
}
|
|
|
|
|
2019-04-02 07:56:40 +00:00
|
|
|
static const struct udevice_id andes_plmt_ids[] = {
|
2020-09-28 14:52:24 +00:00
|
|
|
{ .compatible = "riscv,plmt0" },
|
2019-04-02 07:56:40 +00:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(andes_plmt) = {
|
|
|
|
.name = "andes_plmt",
|
2020-09-28 14:52:24 +00:00
|
|
|
.id = UCLASS_TIMER,
|
2019-04-02 07:56:40 +00:00
|
|
|
.of_match = andes_plmt_ids,
|
2020-09-28 14:52:24 +00:00
|
|
|
.ops = &andes_plmt_ops,
|
|
|
|
.probe = andes_plmt_probe,
|
2019-04-02 07:56:40 +00:00
|
|
|
.flags = DM_FLAG_PRE_RELOC,
|
|
|
|
};
|