2016-04-21 05:43:18 +00:00
|
|
|
/*
|
|
|
|
* Initialization of ARM Corelink CCI-500 Cache Coherency Interconnect
|
|
|
|
*
|
2016-07-19 12:56:13 +00:00
|
|
|
* Copyright (C) 2016 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2016-04-21 05:43:18 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/sizes.h>
|
|
|
|
|
|
|
|
#define CCI500_BASE 0x5FD00000
|
|
|
|
#define CCI500_SLAVE_OFFSET 0x1000
|
|
|
|
|
|
|
|
#define CCI500_SNOOP_CTRL
|
|
|
|
#define CCI500_SNOOP_CTRL_EN_DVM BIT(1)
|
|
|
|
#define CCI500_SNOOP_CTRL_EN_SNOOP BIT(0)
|
|
|
|
|
|
|
|
void cci500_init(unsigned int nr_slaves)
|
|
|
|
{
|
|
|
|
unsigned long slave_base = CCI500_BASE + CCI500_SLAVE_OFFSET;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < nr_slaves; i++) {
|
|
|
|
void __iomem *base;
|
|
|
|
u32 tmp;
|
|
|
|
|
2016-07-19 12:56:13 +00:00
|
|
|
base = ioremap(slave_base, SZ_4K);
|
2016-04-21 05:43:18 +00:00
|
|
|
|
|
|
|
tmp = readl(base);
|
|
|
|
tmp |= CCI500_SNOOP_CTRL_EN_DVM | CCI500_SNOOP_CTRL_EN_SNOOP;
|
|
|
|
writel(tmp, base);
|
|
|
|
|
2016-07-19 12:56:13 +00:00
|
|
|
iounmap(base);
|
2016-04-21 05:43:18 +00:00
|
|
|
|
|
|
|
slave_base += CCI500_SLAVE_OFFSET;
|
|
|
|
}
|
|
|
|
}
|