2009-04-05 11:06:31 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2009-04-05 11:06:31 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/system.h>
|
2013-03-04 20:04:44 +00:00
|
|
|
#include <asm/cache.h>
|
|
|
|
#include <linux/compiler.h>
|
2009-04-05 11:06:31 +00:00
|
|
|
|
2011-06-16 23:30:48 +00:00
|
|
|
#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
|
2010-09-17 11:10:29 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2014-06-23 20:07:04 +00:00
|
|
|
__weak void arm_init_before_mmu(void)
|
2011-06-16 23:30:49 +00:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2013-03-04 20:04:45 +00:00
|
|
|
__weak void arm_init_domains(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-04-05 11:06:31 +00:00
|
|
|
static void cp_delay (void)
|
|
|
|
{
|
|
|
|
volatile int i;
|
|
|
|
|
|
|
|
/* copro seems to need some delay between reading and writing */
|
|
|
|
for (i = 0; i < 100; i++)
|
|
|
|
nop();
|
2010-09-17 11:10:29 +00:00
|
|
|
asm volatile("" : : : "memory");
|
|
|
|
}
|
|
|
|
|
2012-10-17 13:24:53 +00:00
|
|
|
void set_section_dcache(int section, enum dcache_option option)
|
|
|
|
{
|
2016-03-16 14:41:21 +00:00
|
|
|
#ifdef CONFIG_ARMV7_LPAE
|
|
|
|
u64 *page_table = (u64 *)gd->arch.tlb_addr;
|
|
|
|
/* Need to set the access flag to not fault */
|
|
|
|
u64 value = TTB_SECT_AP | TTB_SECT_AF;
|
|
|
|
#else
|
2012-12-13 20:48:39 +00:00
|
|
|
u32 *page_table = (u32 *)gd->arch.tlb_addr;
|
2016-03-16 14:41:21 +00:00
|
|
|
u32 value = TTB_SECT_AP;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Add the page offset */
|
|
|
|
value |= ((u32)section << MMU_SECTION_SHIFT);
|
2012-10-17 13:24:53 +00:00
|
|
|
|
2016-03-16 14:41:21 +00:00
|
|
|
/* Add caching bits */
|
2012-10-17 13:24:53 +00:00
|
|
|
value |= option;
|
2016-03-16 14:41:21 +00:00
|
|
|
|
|
|
|
/* Set PTE */
|
2012-10-17 13:24:53 +00:00
|
|
|
page_table[section] = value;
|
|
|
|
}
|
|
|
|
|
2014-06-23 20:07:04 +00:00
|
|
|
__weak void mmu_page_table_flush(unsigned long start, unsigned long stop)
|
2012-10-17 13:24:53 +00:00
|
|
|
{
|
|
|
|
debug("%s: Warning: not implemented\n", __func__);
|
|
|
|
}
|
|
|
|
|
2014-08-26 15:34:21 +00:00
|
|
|
void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
|
2012-10-17 13:24:53 +00:00
|
|
|
enum dcache_option option)
|
2010-09-17 11:10:39 +00:00
|
|
|
{
|
2012-12-13 20:48:39 +00:00
|
|
|
u32 *page_table = (u32 *)gd->arch.tlb_addr;
|
2014-08-26 15:34:21 +00:00
|
|
|
unsigned long upto, end;
|
2012-10-17 13:24:53 +00:00
|
|
|
|
|
|
|
end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT;
|
|
|
|
start = start >> MMU_SECTION_SHIFT;
|
2014-08-26 15:34:21 +00:00
|
|
|
debug("%s: start=%pa, size=%zu, option=%d\n", __func__, &start, size,
|
2012-10-17 13:24:53 +00:00
|
|
|
option);
|
|
|
|
for (upto = start; upto < end; upto++)
|
|
|
|
set_section_dcache(upto, option);
|
|
|
|
mmu_page_table_flush((u32)&page_table[start], (u32)&page_table[end]);
|
|
|
|
}
|
|
|
|
|
2013-03-04 20:04:44 +00:00
|
|
|
__weak void dram_bank_mmu_setup(int bank)
|
2012-10-17 13:24:53 +00:00
|
|
|
{
|
2010-09-17 11:10:39 +00:00
|
|
|
bd_t *bd = gd->bd;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
debug("%s: bank: %d\n", __func__, bank);
|
2016-03-16 14:41:21 +00:00
|
|
|
for (i = bd->bi_dram[bank].start >> MMU_SECTION_SHIFT;
|
|
|
|
i < (bd->bi_dram[bank].start >> MMU_SECTION_SHIFT) +
|
|
|
|
(bd->bi_dram[bank].size >> MMU_SECTION_SHIFT);
|
2010-09-17 11:10:39 +00:00
|
|
|
i++) {
|
2012-10-17 13:24:53 +00:00
|
|
|
#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
|
|
|
|
set_section_dcache(i, DCACHE_WRITETHROUGH);
|
2014-09-15 00:44:36 +00:00
|
|
|
#elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
|
|
|
|
set_section_dcache(i, DCACHE_WRITEALLOC);
|
2012-10-17 13:24:53 +00:00
|
|
|
#else
|
|
|
|
set_section_dcache(i, DCACHE_WRITEBACK);
|
|
|
|
#endif
|
2010-09-17 11:10:39 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* to activate the MMU we need to set up virtual memory: use 1M areas */
|
2010-09-17 11:10:29 +00:00
|
|
|
static inline void mmu_setup(void)
|
|
|
|
{
|
2010-09-17 11:10:39 +00:00
|
|
|
int i;
|
2010-09-17 11:10:29 +00:00
|
|
|
u32 reg;
|
|
|
|
|
2011-06-16 23:30:49 +00:00
|
|
|
arm_init_before_mmu();
|
2010-09-17 11:10:29 +00:00
|
|
|
/* Set up an identity-mapping for all 4GB, rw for everyone */
|
2016-03-16 14:41:21 +00:00
|
|
|
for (i = 0; i < ((4096ULL * 1024 * 1024) >> MMU_SECTION_SHIFT); i++)
|
2012-10-17 13:24:53 +00:00
|
|
|
set_section_dcache(i, DCACHE_OFF);
|
2010-09-17 11:10:39 +00:00
|
|
|
|
|
|
|
for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
|
|
|
|
dram_bank_mmu_setup(i);
|
|
|
|
}
|
2010-09-17 11:10:29 +00:00
|
|
|
|
2016-03-16 14:41:21 +00:00
|
|
|
#ifdef CONFIG_ARMV7_LPAE
|
|
|
|
/* Set up 4 PTE entries pointing to our 4 1GB page tables */
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
u64 *page_table = (u64 *)(gd->arch.tlb_addr + (4096 * 4));
|
|
|
|
u64 tpt = gd->arch.tlb_addr + (4096 * i);
|
|
|
|
page_table[i] = tpt | TTB_PAGETABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg = TTBCR_EAE;
|
|
|
|
#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
|
|
|
|
reg |= TTBCR_ORGN0_WT | TTBCR_IRGN0_WT;
|
|
|
|
#elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
|
|
|
|
reg |= TTBCR_ORGN0_WBWA | TTBCR_IRGN0_WBWA;
|
|
|
|
#else
|
|
|
|
reg |= TTBCR_ORGN0_WBNWA | TTBCR_IRGN0_WBNWA;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if (is_hyp()) {
|
|
|
|
/* Set HCTR to enable LPAE */
|
|
|
|
asm volatile("mcr p15, 4, %0, c2, c0, 2"
|
|
|
|
: : "r" (reg) : "memory");
|
|
|
|
/* Set HTTBR0 */
|
|
|
|
asm volatile("mcrr p15, 4, %0, %1, c2"
|
|
|
|
:
|
|
|
|
: "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
|
|
|
|
: "memory");
|
|
|
|
/* Set HMAIR */
|
|
|
|
asm volatile("mcr p15, 4, %0, c10, c2, 0"
|
|
|
|
: : "r" (MEMORY_ATTRIBUTES) : "memory");
|
|
|
|
} else {
|
|
|
|
/* Set TTBCR to enable LPAE */
|
|
|
|
asm volatile("mcr p15, 0, %0, c2, c0, 2"
|
|
|
|
: : "r" (reg) : "memory");
|
|
|
|
/* Set 64-bit TTBR0 */
|
|
|
|
asm volatile("mcrr p15, 0, %0, %1, c2"
|
|
|
|
:
|
|
|
|
: "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
|
|
|
|
: "memory");
|
|
|
|
/* Set MAIR */
|
|
|
|
asm volatile("mcr p15, 0, %0, c10, c2, 0"
|
|
|
|
: : "r" (MEMORY_ATTRIBUTES) : "memory");
|
|
|
|
}
|
|
|
|
#elif defined(CONFIG_CPU_V7)
|
2015-03-24 16:25:12 +00:00
|
|
|
/* Set TTBR0 */
|
|
|
|
reg = gd->arch.tlb_addr & TTBR0_BASE_ADDR_MASK;
|
|
|
|
#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
|
|
|
|
reg |= TTBR0_RGN_WT | TTBR0_IRGN_WT;
|
|
|
|
#elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
|
|
|
|
reg |= TTBR0_RGN_WBWA | TTBR0_IRGN_WBWA;
|
|
|
|
#else
|
|
|
|
reg |= TTBR0_RGN_WB | TTBR0_IRGN_WB;
|
|
|
|
#endif
|
|
|
|
asm volatile("mcr p15, 0, %0, c2, c0, 0"
|
|
|
|
: : "r" (reg) : "memory");
|
|
|
|
#else
|
2010-09-17 11:10:29 +00:00
|
|
|
/* Copy the page table address to cp15 */
|
|
|
|
asm volatile("mcr p15, 0, %0, c2, c0, 0"
|
2012-12-13 20:48:39 +00:00
|
|
|
: : "r" (gd->arch.tlb_addr) : "memory");
|
2015-03-24 16:25:12 +00:00
|
|
|
#endif
|
2010-09-17 11:10:29 +00:00
|
|
|
/* Set the access control to all-supervisor */
|
|
|
|
asm volatile("mcr p15, 0, %0, c3, c0, 0"
|
|
|
|
: : "r" (~0));
|
2013-03-04 20:04:45 +00:00
|
|
|
|
|
|
|
arm_init_domains();
|
|
|
|
|
2010-09-17 11:10:29 +00:00
|
|
|
/* and enable the mmu */
|
|
|
|
reg = get_cr(); /* get control reg. */
|
|
|
|
cp_delay();
|
|
|
|
set_cr(reg | CR_M);
|
2009-04-05 11:06:31 +00:00
|
|
|
}
|
|
|
|
|
2011-06-16 23:30:50 +00:00
|
|
|
static int mmu_enabled(void)
|
|
|
|
{
|
|
|
|
return get_cr() & CR_M;
|
|
|
|
}
|
|
|
|
|
2009-04-05 11:06:31 +00:00
|
|
|
/* cache_bit must be either CR_I or CR_C */
|
|
|
|
static void cache_enable(uint32_t cache_bit)
|
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
|
2010-09-17 11:10:29 +00:00
|
|
|
/* The data cache is not active unless the mmu is enabled too */
|
2011-06-16 23:30:50 +00:00
|
|
|
if ((cache_bit == CR_C) && !mmu_enabled())
|
2010-09-17 11:10:29 +00:00
|
|
|
mmu_setup();
|
2009-04-05 11:06:31 +00:00
|
|
|
reg = get_cr(); /* get control reg. */
|
|
|
|
cp_delay();
|
|
|
|
set_cr(reg | cache_bit);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* cache_bit must be either CR_I or CR_C */
|
|
|
|
static void cache_disable(uint32_t cache_bit)
|
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
|
2012-05-16 23:52:54 +00:00
|
|
|
reg = get_cr();
|
|
|
|
cp_delay();
|
|
|
|
|
2010-09-17 11:10:29 +00:00
|
|
|
if (cache_bit == CR_C) {
|
2010-09-17 11:10:39 +00:00
|
|
|
/* if cache isn;t enabled no need to disable */
|
|
|
|
if ((reg & CR_C) != CR_C)
|
|
|
|
return;
|
2010-09-17 11:10:29 +00:00
|
|
|
/* if disabling data cache, disable mmu too */
|
|
|
|
cache_bit |= CR_M;
|
|
|
|
}
|
2012-11-30 13:01:14 +00:00
|
|
|
reg = get_cr();
|
|
|
|
cp_delay();
|
|
|
|
if (cache_bit == (CR_C | CR_M))
|
|
|
|
flush_dcache_all();
|
2009-04-05 11:06:31 +00:00
|
|
|
set_cr(reg & ~cache_bit);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-06-16 23:30:48 +00:00
|
|
|
#ifdef CONFIG_SYS_ICACHE_OFF
|
2009-04-05 11:06:31 +00:00
|
|
|
void icache_enable (void)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable (void)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
int icache_status (void)
|
|
|
|
{
|
|
|
|
return 0; /* always off */
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
void icache_enable(void)
|
|
|
|
{
|
|
|
|
cache_enable(CR_I);
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable(void)
|
|
|
|
{
|
|
|
|
cache_disable(CR_I);
|
|
|
|
}
|
|
|
|
|
|
|
|
int icache_status(void)
|
|
|
|
{
|
|
|
|
return (get_cr() & CR_I) != 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-06-16 23:30:48 +00:00
|
|
|
#ifdef CONFIG_SYS_DCACHE_OFF
|
2009-04-05 11:06:31 +00:00
|
|
|
void dcache_enable (void)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable (void)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dcache_status (void)
|
|
|
|
{
|
|
|
|
return 0; /* always off */
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
void dcache_enable(void)
|
|
|
|
{
|
|
|
|
cache_enable(CR_C);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable(void)
|
|
|
|
{
|
|
|
|
cache_disable(CR_C);
|
|
|
|
}
|
|
|
|
|
|
|
|
int dcache_status(void)
|
|
|
|
{
|
|
|
|
return (get_cr() & CR_C) != 0;
|
|
|
|
}
|
|
|
|
#endif
|