2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-01-14 23:19:54 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2000-2003
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2012-03-26 21:49:05 +00:00
|
|
|
* Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
|
2008-01-14 23:19:54 +00:00
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
|
|
|
#include <common.h>
|
2019-12-28 17:45:06 +00:00
|
|
|
#include <init.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2008-01-14 23:19:54 +00:00
|
|
|
#include <asm/immap.h>
|
2012-03-26 21:49:05 +00:00
|
|
|
#include <asm/io.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
|
|
|
puts("Board: ");
|
|
|
|
puts("Freescale FireEngine 5373 EVB\n");
|
|
|
|
return 0;
|
|
|
|
};
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2008-01-14 23:19:54 +00:00
|
|
|
{
|
2012-03-26 21:49:05 +00:00
|
|
|
sdram_t *sdram = (sdram_t *)(MMAP_SDRAM);
|
2008-01-14 23:19:54 +00:00
|
|
|
u32 dramsize, i;
|
|
|
|
|
2022-11-16 18:10:37 +00:00
|
|
|
dramsize = CFG_SYS_SDRAM_SIZE * 0x100000;
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
for (i = 0x13; i < 0x20; i++) {
|
|
|
|
if (dramsize == (1 << i))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
i--;
|
|
|
|
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->cs0, CFG_SYS_SDRAM_BASE | i);
|
|
|
|
out_be32(&sdram->cfg1, CFG_SYS_SDRAM_CFG1);
|
|
|
|
out_be32(&sdram->cfg2, CFG_SYS_SDRAM_CFG2);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
/* Issue PALL */
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->ctrl, CFG_SYS_SDRAM_CTRL | 2);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
/* Issue LEMR */
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->mode, CFG_SYS_SDRAM_EMOD);
|
|
|
|
out_be32(&sdram->mode, CFG_SYS_SDRAM_MODE | 0x04000000);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
udelay(500);
|
|
|
|
|
|
|
|
/* Issue PALL */
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->ctrl, CFG_SYS_SDRAM_CTRL | 2);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
/* Perform two refresh cycles */
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->ctrl, CFG_SYS_SDRAM_CTRL | 4);
|
|
|
|
out_be32(&sdram->ctrl, CFG_SYS_SDRAM_CTRL | 4);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
2022-11-16 18:10:37 +00:00
|
|
|
out_be32(&sdram->mode, CFG_SYS_SDRAM_MODE);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
2012-03-26 21:49:05 +00:00
|
|
|
out_be32(&sdram->ctrl,
|
2022-11-16 18:10:37 +00:00
|
|
|
(CFG_SYS_SDRAM_CTRL & ~0x80000000) | 0x10000c00);
|
2008-01-14 23:19:54 +00:00
|
|
|
|
|
|
|
udelay(100);
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dramsize;
|
|
|
|
|
|
|
|
return 0;
|
2008-01-14 23:19:54 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int testdram(void)
|
|
|
|
{
|
|
|
|
/* TODO: XXX XXX XXX */
|
|
|
|
printf("DRAM test not implemented!\n");
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|