2004-01-02 14:00:00 +00:00
|
|
|
/*
|
2005-04-02 22:37:54 +00:00
|
|
|
* (C) Copyright 2000-2005
|
2004-01-02 14:00:00 +00:00
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
2004-01-24 20:25:54 +00:00
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
2004-01-02 14:00:00 +00:00
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* board/config.h - configuration options, board specific
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
* (easy to change)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_MPC866 1 /* This is a MPC866 CPU */
|
|
|
|
#define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
|
|
|
|
|
2004-09-28 17:59:53 +00:00
|
|
|
#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
|
|
|
|
#define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
|
|
|
|
#define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
|
|
|
|
#define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
|
2004-01-24 20:25:54 +00:00
|
|
|
/* (it will be used if there is no */
|
|
|
|
/* 'cpuclk' variable with valid value) */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
2004-01-31 20:06:54 +00:00
|
|
|
#undef CFG_MEASURE_CPUCLK /* Measure real cpu clock */
|
|
|
|
/* (function measure_gclk() */
|
|
|
|
/* will be called) */
|
|
|
|
#ifdef CFG_MEASURE_CPUCLK
|
|
|
|
#define CFG_8XX_XIN 10000000 /* measure_gclk() needs this */
|
|
|
|
#endif
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_BOOTCOUNT_LIMIT
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
|
|
|
|
|
|
|
|
#define CONFIG_BOARD_TYPES 1 /* support board types */
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_PREBOOT "echo;" \
|
2008-03-03 11:16:44 +00:00
|
|
|
"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
|
2004-01-02 14:00:00 +00:00
|
|
|
"echo"
|
|
|
|
|
|
|
|
#undef CONFIG_BOOTARGS
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2004-01-02 14:00:00 +00:00
|
|
|
"netdev=eth0\0" \
|
|
|
|
"nfsargs=setenv bootargs root=/dev/nfs rw " \
|
2005-11-20 20:40:11 +00:00
|
|
|
"nfsroot=${serverip}:${rootpath}\0" \
|
2004-01-02 14:00:00 +00:00
|
|
|
"ramargs=setenv bootargs root=/dev/ram rw\0" \
|
2005-11-20 20:40:11 +00:00
|
|
|
"addip=setenv bootargs ${bootargs} " \
|
|
|
|
"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
|
|
|
|
":${hostname}:${netdev}:off panic=1\0" \
|
2004-01-02 14:00:00 +00:00
|
|
|
"flash_nfs=run nfsargs addip;" \
|
2005-11-20 20:40:11 +00:00
|
|
|
"bootm ${kernel_addr}\0" \
|
2004-01-02 14:00:00 +00:00
|
|
|
"flash_self=run ramargs addip;" \
|
2005-11-20 20:40:11 +00:00
|
|
|
"bootm ${kernel_addr} ${ramdisk_addr}\0" \
|
|
|
|
"net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
|
2004-01-02 14:00:00 +00:00
|
|
|
"rootpath=/opt/eldk/ppc_8xx\0" \
|
2008-08-09 21:17:32 +00:00
|
|
|
"hostname=TQM866M\0" \
|
|
|
|
"bootfile=TQM866M/uImage\0" \
|
2007-09-26 15:55:55 +00:00
|
|
|
"fdt_addr=400C0000\0" \
|
|
|
|
"kernel_addr=40100000\0" \
|
2007-09-16 00:39:35 +00:00
|
|
|
"ramdisk_addr=40280000\0" \
|
2008-08-09 21:17:32 +00:00
|
|
|
"u-boot=TQM866M/u-image.bin\0" \
|
2007-09-26 15:55:55 +00:00
|
|
|
"load=tftp 200000 ${u-boot}\0" \
|
2008-08-09 21:17:32 +00:00
|
|
|
"update=prot off 40000000 +${filesize};" \
|
|
|
|
"era 40000000 +${filesize};" \
|
2007-09-26 15:55:55 +00:00
|
|
|
"cp.b 200000 40000000 ${filesize};" \
|
2008-08-09 21:17:32 +00:00
|
|
|
"sete filesize;save\0" \
|
2004-01-02 14:00:00 +00:00
|
|
|
""
|
|
|
|
#define CONFIG_BOOTCOMMAND "run flash_self"
|
|
|
|
|
|
|
|
#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
|
|
|
|
#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
|
|
|
|
|
|
|
|
#undef CONFIG_WATCHDOG /* watchdog disabled */
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_STATUS_LED 1 /* Status LED enabled */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
|
|
|
|
|
|
|
|
/* enable I2C and select the hardware/software driver */
|
|
|
|
#undef CONFIG_HARD_I2C /* I2C with hardware support */
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
|
|
|
|
#define CFG_I2C_SLAVE 0xFE
|
|
|
|
|
|
|
|
#ifdef CONFIG_SOFT_I2C
|
|
|
|
/*
|
|
|
|
* Software (bit-bang) I2C driver configuration
|
|
|
|
*/
|
|
|
|
#define PB_SCL 0x00000020 /* PB 26 */
|
|
|
|
#define PB_SDA 0x00000010 /* PB 27 */
|
|
|
|
|
|
|
|
#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
|
|
|
|
#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
|
|
|
|
#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
|
|
|
|
#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
|
|
|
|
#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
|
2004-01-24 20:25:54 +00:00
|
|
|
else immr->im_cpm.cp_pbdat &= ~PB_SDA
|
2004-01-02 14:00:00 +00:00
|
|
|
#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
|
2004-01-24 20:25:54 +00:00
|
|
|
else immr->im_cpm.cp_pbdat &= ~PB_SCL
|
2004-01-02 14:00:00 +00:00
|
|
|
#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
|
|
|
|
#endif /* CONFIG_SOFT_I2C */
|
|
|
|
|
|
|
|
#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_EEPROM_PAGE_WRITE_BITS 4
|
|
|
|
#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
|
|
|
|
|
2007-07-10 02:38:02 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_SUBNETMASK
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CONFIG_MAC_PARTITION
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
2004-02-06 21:48:22 +00:00
|
|
|
#undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
|
|
|
|
|
|
|
|
#define CONFIG_TIMESTAMP /* but print image timestmps */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
|
2007-07-05 03:30:50 +00:00
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_ASKENV
|
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
#define CONFIG_CMD_EEPROM
|
2008-08-09 21:17:32 +00:00
|
|
|
#define CONFIG_CMD_ELF
|
2007-07-05 03:30:50 +00:00
|
|
|
#define CONFIG_CMD_IDE
|
2008-08-09 21:17:32 +00:00
|
|
|
#define CONFIG_CMD_JFFS2
|
2007-07-05 03:30:50 +00:00
|
|
|
#define CONFIG_CMD_NFS
|
2008-08-09 21:17:32 +00:00
|
|
|
#define CONFIG_CMD_SNTP
|
|
|
|
|
|
|
|
|
|
|
|
#define CONFIG_NETCONSOLE
|
2007-07-05 03:30:50 +00:00
|
|
|
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_LONGHELP /* undef to save memory */
|
|
|
|
#define CFG_PROMPT "=> " /* Monitor Command Prompt */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
2006-10-28 00:29:14 +00:00
|
|
|
#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
|
|
|
|
#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
|
2004-01-02 14:00:00 +00:00
|
|
|
#ifdef CFG_HUSH_PARSER
|
2006-10-28 00:29:14 +00:00
|
|
|
#define CFG_PROMPT_HUSH_PS2 "> "
|
2004-01-02 14:00:00 +00:00
|
|
|
#endif
|
|
|
|
|
2007-07-05 03:30:50 +00:00
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
|
2004-01-02 14:00:00 +00:00
|
|
|
#else
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
|
2004-01-02 14:00:00 +00:00
|
|
|
#endif
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
|
|
|
|
#define CFG_MAXARGS 16 /* max number of command args */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
|
|
|
|
|
|
|
|
#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
|
|
|
|
#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_LOAD_ADDR 0x100000 /* default load address */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Low Level Configuration Settings
|
|
|
|
* (address mappings, register initial values, etc.)
|
|
|
|
* You should know what you are doing if you make changes here.
|
|
|
|
*/
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Internal Memory Mapped Register
|
|
|
|
*/
|
|
|
|
#define CFG_IMMR 0xFFF00000
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Definitions for initial stack pointer and data area (in DPRAM)
|
|
|
|
*/
|
|
|
|
#define CFG_INIT_RAM_ADDR CFG_IMMR
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
|
|
|
|
#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Start addresses for the final memory configuration
|
|
|
|
* (Set up by the startup code)
|
|
|
|
* Please note that CFG_SDRAM_BASE _must_ start at 0
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_SDRAM_BASE 0x00000000
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_FLASH_BASE 0x40000000
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_MONITOR_BASE CFG_FLASH_BASE
|
2007-09-26 15:55:55 +00:00
|
|
|
#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 8 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH organization
|
|
|
|
*/
|
2007-09-27 09:10:08 +00:00
|
|
|
/* use CFI flash driver */
|
|
|
|
#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
|
2008-08-12 23:40:42 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
|
2007-09-27 09:10:08 +00:00
|
|
|
#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
|
|
|
|
#define CFG_FLASH_EMPTY_INFO
|
|
|
|
#define CFG_FLASH_USE_BUFFER_WRITE 1
|
|
|
|
#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
|
|
|
|
#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_ENV_IS_IN_FLASH 1
|
|
|
|
#define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
|
|
|
|
#define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
|
2007-09-26 15:55:55 +00:00
|
|
|
#define CFG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/* Address and size of Redundant Environment Sector */
|
|
|
|
#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
|
|
|
|
#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
|
|
|
|
|
TQM8xx[LM]: Fix broken environment alignment.
With recent toolchains, the environment sectors were no longer aligned to
sector boundaries. The reason was a combination of two bugs:
1) common/environment.c assumed that CONFIG_TQM8xxL would be defined
for all TQM8xxL and TQM8xxM boards. But "include/common.h", where
this gets defined, is not included here (and cannot be included
without causing lots of problems).
Added a new #define CFG_USE_PPCENV for all boards which really
want to put the environment is a ".ppcenv" section.
2) The linker scripts just include environment.o, silently assuming
that the objects in that file are really in the order in which
they are coded in the C file, i. e. "environment" first, then
"redundand_environment", and "env_size" last. However, current
toolchains (GCC-4.x) reorder the objects, causing the environment
data not to start on a flash sector boundary:
Instead of: we got:
40008000 T environment 40008000 T env_size
4000c000 T redundand_environment 40008004 T redundand_environment
40010000 T env_size 4000c004 T environment
Note: this patch fixes just the first part, and cures the alignment
problem by making sure that "env_size" gets placed correctly. However,
we still have a potential issue because primary and redundant
environment sectors are actually swapped, i. e. we have now:
40008000 T redundand_environment
4000c000 T environment
40010000 T env_size
This shall be fixed in the next version.
Signed-off-by: Wolfgang Denk <wd@denx.de>
2007-09-16 15:10:04 +00:00
|
|
|
#define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
|
|
|
|
|
2008-08-09 21:17:32 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Dynamic MTD partition support
|
|
|
|
*/
|
|
|
|
#define CONFIG_JFFS2_CMDLINE
|
|
|
|
#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
|
|
|
|
|
|
|
|
#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
|
|
|
|
"128k(dtb)," \
|
|
|
|
"1920k(kernel)," \
|
|
|
|
"5632(rootfs)," \
|
2008-08-12 14:08:38 +00:00
|
|
|
"4m(data)"
|
2008-08-09 21:17:32 +00:00
|
|
|
|
2004-01-02 14:00:00 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Hardware Information Block
|
|
|
|
*/
|
|
|
|
#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Cache Configuration
|
|
|
|
*/
|
|
|
|
#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
|
2007-07-05 03:30:50 +00:00
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* SYPCR - System Protection Control 11-9
|
|
|
|
* SYPCR can only be written once after reset!
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
* Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_WATCHDOG)
|
|
|
|
#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
|
|
|
|
SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
|
|
|
|
#else
|
|
|
|
#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* SIUMCR - SIU Module Configuration 11-6
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
* PCMCIA config., multi-function pin tri-state
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#ifndef CONFIG_CAN_DRIVER
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
|
|
|
|
#else /* we must activate GPL5 in the SIUMCR for CAN */
|
|
|
|
#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
|
|
|
|
#endif /* CONFIG_CAN_DRIVER */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* TBSCR - Time Base Status and Control 11-26
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
* Clear Reference Interrupt Status, Timebase freezing enabled
|
|
|
|
*/
|
|
|
|
#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PISCR - Periodic Interrupt Status and Control 11-31
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
* Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
|
|
|
|
*/
|
|
|
|
#define CFG_PISCR (PISCR_PS | PISCR_PITF)
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* SCCR - System Clock and reset Control Register 15-27
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
* Set clock output, timebase and RTC source and divider,
|
|
|
|
* power management and some other internal clocks
|
|
|
|
*/
|
|
|
|
#define SCCR_MASK SCCR_EBDF11
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
|
2004-01-02 14:00:00 +00:00
|
|
|
SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
|
|
|
|
SCCR_DFALCD00)
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* PCMCIA stuff
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
|
|
|
|
#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
|
|
|
|
#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
|
|
|
|
#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
|
|
|
|
#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
|
|
|
|
#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
|
|
|
|
#define CFG_PCMCIA_IO_ADDR (0xEC000000)
|
|
|
|
#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*/
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
|
|
|
|
#undef CONFIG_IDE_LED /* LED for ide not supported */
|
2004-01-02 14:00:00 +00:00
|
|
|
#undef CONFIG_IDE_RESET /* reset for ide not supported */
|
|
|
|
|
|
|
|
#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
|
|
|
|
#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
|
|
|
|
|
|
|
|
#define CFG_ATA_IDE0_OFFSET 0x0000
|
|
|
|
|
|
|
|
#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
|
|
|
|
|
|
|
|
/* Offset for data I/O */
|
|
|
|
#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
|
|
|
|
|
|
|
|
/* Offset for normal register accesses */
|
|
|
|
#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
|
|
|
|
|
|
|
|
/* Offset for alternate registers */
|
|
|
|
#define CFG_ATA_ALT_OFFSET 0x0100
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
*
|
|
|
|
*-----------------------------------------------------------------------
|
|
|
|
*
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_DER 0
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Init Memory Controller:
|
|
|
|
*
|
|
|
|
* BR0/1 and OR0/1 (FLASH)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
|
|
|
|
#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
|
|
|
|
|
|
|
|
/* used to re-map FLASH both when starting from SRAM or FLASH:
|
|
|
|
* restrict access enough to keep SRAM working (if any)
|
|
|
|
* but not too much to meddle with FLASH accesses
|
|
|
|
*/
|
|
|
|
#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
|
|
|
|
#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
|
|
|
|
|
|
|
|
/*
|
2004-01-24 20:25:54 +00:00
|
|
|
* FLASH timing: Default value of OR0 after reset
|
2004-01-02 14:00:00 +00:00
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
|
|
|
|
OR_SCY_15_CLK | OR_TRLX)
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
|
|
|
|
#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
|
|
|
|
#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
|
|
|
|
|
|
|
|
#define CFG_OR1_REMAP CFG_OR0_REMAP
|
|
|
|
#define CFG_OR1_PRELIM CFG_OR0_PRELIM
|
|
|
|
#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
|
|
|
|
|
|
|
|
/*
|
|
|
|
* BR2/3 and OR2/3 (SDRAM)
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
|
|
|
|
#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
|
2004-01-24 20:25:54 +00:00
|
|
|
#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
|
|
|
|
#define CFG_OR_TIMING_SDRAM 0x00000A00
|
|
|
|
|
|
|
|
#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
|
|
|
|
#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
#ifndef CONFIG_CAN_DRIVER
|
|
|
|
#define CFG_OR3_PRELIM CFG_OR2_PRELIM
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
|
|
|
|
#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
|
2004-01-24 20:25:54 +00:00
|
|
|
#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
|
|
|
|
#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
|
|
|
|
#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
|
|
|
|
BR_PS_8 | BR_MS_UPMB | BR_V )
|
|
|
|
#endif /* CONFIG_CAN_DRIVER */
|
|
|
|
|
2004-01-24 20:25:54 +00:00
|
|
|
/*
|
|
|
|
* 4096 Rows from SDRAM example configuration
|
|
|
|
* 1000 factor s -> ms
|
|
|
|
* 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
|
|
|
|
* 4 Number of refresh cycles per period
|
|
|
|
* 64 Refresh cycle in ms per number of rows
|
|
|
|
*/
|
2004-09-28 17:59:53 +00:00
|
|
|
#define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
|
2004-01-24 20:25:54 +00:00
|
|
|
|
2004-01-02 14:00:00 +00:00
|
|
|
/*
|
2007-09-27 12:54:36 +00:00
|
|
|
* Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
|
|
|
|
*
|
|
|
|
* CPUclock(MHz) * 31.2
|
|
|
|
* CFG_MAMR_PTA = ----------------------------------- with DFBRG = 0
|
|
|
|
* 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
|
|
|
|
*
|
|
|
|
* CPU clock = 15 MHz: CFG_MAMR_PTA = 29 -> 4 * 7.73 us
|
|
|
|
* CPU clock = 50 MHz: CFG_MAMR_PTA = 97 -> 4 * 7.76 us
|
|
|
|
* CPU clock = 66 MHz: CFG_MAMR_PTA = 128 -> 4 * 7.75 us
|
|
|
|
* CPU clock = 133 MHz: CFG_MAMR_PTA = 255 -> 4 * 7.67 us
|
|
|
|
*
|
|
|
|
* Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
|
|
|
|
* be met also in the default configuration, i.e. if environment variable
|
|
|
|
* 'cpuclk' is not set.
|
2004-01-02 14:00:00 +00:00
|
|
|
*/
|
2007-09-27 12:54:36 +00:00
|
|
|
#define CFG_MAMR_PTA 97
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
2007-09-27 12:54:36 +00:00
|
|
|
* Memory Periodic Timer Prescaler Register (MPTPR) values.
|
2004-01-02 14:00:00 +00:00
|
|
|
*/
|
2007-09-27 12:54:36 +00:00
|
|
|
/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
|
|
|
|
#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16
|
|
|
|
/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
|
|
|
|
#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* MAMR settings for SDRAM
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* 8 column SDRAM */
|
|
|
|
#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
|
|
|
|
MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
|
|
|
|
MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
|
|
|
|
/* 9 column SDRAM */
|
|
|
|
#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
|
|
|
|
MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
|
|
|
|
MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
|
2004-01-24 20:25:54 +00:00
|
|
|
/* 10 column SDRAM */
|
|
|
|
#define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
|
|
|
|
MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
|
|
|
|
MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
|
2004-01-02 14:00:00 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Internal Definitions
|
|
|
|
*
|
|
|
|
* Boot Flags
|
|
|
|
*/
|
2004-01-24 20:25:54 +00:00
|
|
|
#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
|
2004-01-02 14:00:00 +00:00
|
|
|
#define BOOTFLAG_WARM 0x02 /* Software reboot */
|
|
|
|
|
|
|
|
#define CONFIG_SCC1_ENET
|
|
|
|
#define CONFIG_FEC_ENET
|
|
|
|
#define CONFIG_ETHPRIME "SCC ETHERNET"
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|