2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-03-21 02:28:24 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <fsl_ddr_sdram.h>
|
|
|
|
#include <fsl_ddr_dimm_params.h>
|
2016-04-04 18:41:26 +00:00
|
|
|
#include <asm/arch/soc.h>
|
2017-05-17 14:23:06 +00:00
|
|
|
#include <asm/arch/clock.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include "ddr.h"
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
void fsl_ddr_board_options(memctl_options_t *popts,
|
|
|
|
dimm_params_t *pdimm,
|
|
|
|
unsigned int ctrl_num)
|
|
|
|
{
|
2015-11-09 11:12:07 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
|
2015-03-21 02:28:24 +00:00
|
|
|
u8 dq_mapping_0, dq_mapping_2, dq_mapping_3;
|
2015-11-09 11:12:07 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
|
|
|
|
ulong ddr_freq;
|
|
|
|
int slot;
|
|
|
|
|
|
|
|
if (ctrl_num > 2) {
|
|
|
|
printf("Not supported controller number %d\n", ctrl_num);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (slot = 0; slot < CONFIG_DIMM_SLOTS_PER_CTLR; slot++) {
|
|
|
|
if (pdimm[slot].n_ranks)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (slot >= CONFIG_DIMM_SLOTS_PER_CTLR)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* we use identical timing for all slots. If needed, change the code
|
|
|
|
* to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
|
|
|
|
*/
|
|
|
|
if (popts->registered_dimm_en)
|
|
|
|
pbsp = rdimms[ctrl_num];
|
|
|
|
else
|
|
|
|
pbsp = udimms[ctrl_num];
|
|
|
|
|
|
|
|
|
|
|
|
/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
|
|
|
|
* freqency and n_banks specified in board_specific_parameters table.
|
|
|
|
*/
|
|
|
|
ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
|
|
|
|
while (pbsp->datarate_mhz_high) {
|
|
|
|
if (pbsp->n_ranks == pdimm[slot].n_ranks &&
|
|
|
|
(pdimm[slot].rank_density >> 30) >= pbsp->rank_gb) {
|
|
|
|
if (ddr_freq <= pbsp->datarate_mhz_high) {
|
|
|
|
popts->clk_adjust = pbsp->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp->wrlvl_start;
|
|
|
|
popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
|
|
|
|
popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
|
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
pbsp_highest = pbsp;
|
|
|
|
}
|
|
|
|
pbsp++;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pbsp_highest) {
|
|
|
|
printf("Error: board specific timing not found for data rate %lu MT/s\n"
|
|
|
|
"Trying to use the highest speed (%u) parameters\n",
|
|
|
|
ddr_freq, pbsp_highest->datarate_mhz_high);
|
|
|
|
popts->clk_adjust = pbsp_highest->clk_adjust;
|
|
|
|
popts->wrlvl_start = pbsp_highest->wrlvl_start;
|
|
|
|
popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
|
|
|
|
popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
|
|
|
|
} else {
|
|
|
|
panic("DIMM is not supported by this board");
|
|
|
|
}
|
|
|
|
found:
|
|
|
|
debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
|
|
|
|
"\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
|
|
|
|
pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
|
|
|
|
pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
|
|
|
|
pbsp->wrlvl_ctl_3);
|
2015-11-09 11:12:07 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
|
2015-03-21 02:28:24 +00:00
|
|
|
if (ctrl_num == CONFIG_DP_DDR_CTRL) {
|
2018-01-29 17:44:40 +00:00
|
|
|
if (popts->registered_dimm_en)
|
|
|
|
printf("WARN: RDIMM not supported.\n");
|
2015-03-21 02:28:24 +00:00
|
|
|
/* force DDR bus width to 32 bits */
|
|
|
|
popts->data_bus_width = 1;
|
|
|
|
popts->otf_burst_chop_en = 0;
|
|
|
|
popts->burst_length = DDR_BL8;
|
|
|
|
popts->bstopre = 0; /* enable auto precharge */
|
|
|
|
/*
|
|
|
|
* Layout optimization results byte mapping
|
|
|
|
* Byte 0 -> Byte ECC
|
|
|
|
* Byte 1 -> Byte 3
|
|
|
|
* Byte 2 -> Byte 2
|
|
|
|
* Byte 3 -> Byte 1
|
|
|
|
* Byte ECC -> Byte 0
|
|
|
|
*/
|
|
|
|
dq_mapping_0 = pdimm[slot].dq_mapping[0];
|
|
|
|
dq_mapping_2 = pdimm[slot].dq_mapping[2];
|
|
|
|
dq_mapping_3 = pdimm[slot].dq_mapping[3];
|
|
|
|
pdimm[slot].dq_mapping[0] = pdimm[slot].dq_mapping[8];
|
|
|
|
pdimm[slot].dq_mapping[1] = pdimm[slot].dq_mapping[9];
|
|
|
|
pdimm[slot].dq_mapping[2] = pdimm[slot].dq_mapping[6];
|
|
|
|
pdimm[slot].dq_mapping[3] = pdimm[slot].dq_mapping[7];
|
|
|
|
pdimm[slot].dq_mapping[6] = dq_mapping_2;
|
|
|
|
pdimm[slot].dq_mapping[7] = dq_mapping_3;
|
|
|
|
pdimm[slot].dq_mapping[8] = dq_mapping_0;
|
|
|
|
pdimm[slot].dq_mapping[9] = 0;
|
|
|
|
pdimm[slot].dq_mapping[10] = 0;
|
|
|
|
pdimm[slot].dq_mapping[11] = 0;
|
|
|
|
pdimm[slot].dq_mapping[12] = 0;
|
|
|
|
pdimm[slot].dq_mapping[13] = 0;
|
|
|
|
pdimm[slot].dq_mapping[14] = 0;
|
|
|
|
pdimm[slot].dq_mapping[15] = 0;
|
|
|
|
pdimm[slot].dq_mapping[16] = 0;
|
|
|
|
pdimm[slot].dq_mapping[17] = 0;
|
|
|
|
}
|
2015-11-09 11:12:07 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
/* To work at higher than 1333MT/s */
|
|
|
|
popts->half_strength_driver_enable = 0;
|
|
|
|
/*
|
|
|
|
* Write leveling override
|
|
|
|
*/
|
|
|
|
popts->wrlvl_override = 1;
|
|
|
|
popts->wrlvl_sample = 0x0; /* 32 clocks */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Rtt and Rtt_WR override
|
|
|
|
*/
|
|
|
|
popts->rtt_override = 0;
|
|
|
|
|
|
|
|
/* Enable ZQ calibration */
|
|
|
|
popts->zq_en = 1;
|
|
|
|
|
fsl/board/ddr: optimize board-specific cpo for erratum A-009942
Optimize board-specific cpo for erratum A-009942 on b4860qds,
ls1043aqds, ls1043ardb, ls1046aqds, ls1046ardb, ls2080ardb,
t102xqds, t102xrdb, t1040qds, t104xrdb, t208xqds, t208xrdb,
t4qds, t4rdb boards.
Signed-off-by: Shengzhou Liu <Shengzhou.Liu@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-11-15 09:15:21 +00:00
|
|
|
/* optimize cpo for erratum A-009942 */
|
|
|
|
popts->cpo_sample = 0x6e;
|
|
|
|
|
2015-03-21 02:28:24 +00:00
|
|
|
if (ddr_freq < 2350) {
|
2015-11-04 18:03:23 +00:00
|
|
|
if (pdimm[0].n_ranks == 2 && pdimm[1].n_ranks == 2) {
|
|
|
|
/* four chip-selects */
|
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
|
|
|
|
DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
|
|
|
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm);
|
|
|
|
popts->twot_en = 1; /* enable 2T timing */
|
|
|
|
} else {
|
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
|
|
|
|
DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
|
|
|
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
|
|
|
|
DDR_CDR2_VREF_RANGE_2;
|
|
|
|
}
|
2015-03-21 02:28:24 +00:00
|
|
|
} else {
|
|
|
|
popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
|
|
|
|
DDR_CDR1_ODT(DDR_CDR_ODT_100ohm);
|
|
|
|
popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_100ohm) |
|
|
|
|
DDR_CDR2_VREF_RANGE_2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-04-06 18:47:04 +00:00
|
|
|
int fsl_initdram(void)
|
2015-03-21 02:28:24 +00:00
|
|
|
{
|
2015-03-24 20:25:03 +00:00
|
|
|
#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = fsl_ddr_sdram_size();
|
2015-03-24 20:25:03 +00:00
|
|
|
#else
|
2015-03-21 02:28:24 +00:00
|
|
|
puts("Initializing DDR....using SPD\n");
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = fsl_ddr_sdram();
|
2015-03-24 20:25:03 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
return 0;
|
2015-03-21 02:28:24 +00:00
|
|
|
}
|