2014-01-24 19:46:13 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2010-2013
|
|
|
|
* NVIDIA Corporation <www.nvidia.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Tegra124 clock control definitions */
|
|
|
|
|
|
|
|
#ifndef _TEGRA124_CLOCK_H_
|
|
|
|
#define _TEGRA124_CLOCK_H_
|
|
|
|
|
|
|
|
#include <asm/arch-tegra/clock.h>
|
|
|
|
|
|
|
|
/* CLK_RST_CONTROLLER_OSC_CTRL_0 */
|
|
|
|
#define OSC_FREQ_SHIFT 28
|
|
|
|
#define OSC_FREQ_MASK (0xF << OSC_FREQ_SHIFT)
|
|
|
|
|
2015-09-08 09:38:03 +00:00
|
|
|
/* CLK_RST_CONTROLLER_PLLC_MISC_0 */
|
|
|
|
#define PLLC_IDDQ (1 << 26)
|
|
|
|
|
2015-04-15 03:03:34 +00:00
|
|
|
/* CLK_RST_CONTROLLER_CLK_SOURCE_SOR0_0 */
|
|
|
|
#define SOR0_CLK_SEL0 (1 << 14)
|
|
|
|
#define SOR0_CLK_SEL1 (1 << 15)
|
|
|
|
|
2014-12-10 05:25:06 +00:00
|
|
|
int tegra_plle_enable(void);
|
|
|
|
|
2015-04-15 03:03:34 +00:00
|
|
|
void clock_sor_enable_edp_clock(void);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* clock_set_display_rate() - Set the display clock rate
|
|
|
|
*
|
|
|
|
* @frequency: the requested PLLD frequency
|
|
|
|
*
|
|
|
|
* Return the PLLD frequenc (which may not quite what was requested), or 0
|
|
|
|
* on failure
|
|
|
|
*/
|
|
|
|
u32 clock_set_display_rate(u32 frequency);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* clock_set_up_plldp() - Set up the EDP clock ready for use
|
|
|
|
*/
|
|
|
|
void clock_set_up_plldp(void);
|
|
|
|
|
2014-01-24 19:46:13 +00:00
|
|
|
#endif /* _TEGRA124_CLOCK_H_ */
|