2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2007-10-29 18:58:39 +00:00
|
|
|
/*
|
2011-04-11 19:18:22 +00:00
|
|
|
* Copyright 2007-2011 Freescale Semiconductor, Inc.
|
|
|
|
* Authors: York Sun <yorksun@freescale.com>
|
|
|
|
* Timur Tabi <timur@freescale.com>
|
2007-10-29 18:58:39 +00:00
|
|
|
*
|
|
|
|
* FSL DIU Framebuffer driver
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-12-28 17:44:58 +00:00
|
|
|
#include <clock_legacy.h>
|
2007-10-29 18:58:39 +00:00
|
|
|
#include <command.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2007-10-29 18:58:39 +00:00
|
|
|
#include <asm/io.h>
|
2010-09-23 23:06:37 +00:00
|
|
|
#include <fsl_diu_fb.h>
|
2011-04-11 19:18:22 +00:00
|
|
|
#include "../common/pixis.h"
|
|
|
|
|
|
|
|
#define PX_BRDCFG0_DLINK 0x10
|
|
|
|
#define PX_BRDCFG0_DVISEL 0x08
|
2007-10-31 19:59:04 +00:00
|
|
|
|
2008-05-05 15:19:59 +00:00
|
|
|
void diu_set_pixel_clock(unsigned int pixclock)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
|
2008-05-05 15:19:59 +00:00
|
|
|
volatile ccsr_gur_t *gur = &immap->im_gur;
|
|
|
|
volatile unsigned int *guts_clkdvdr = &gur->clkdvdr;
|
|
|
|
unsigned long speed_ccb, temp, pixval;
|
|
|
|
|
|
|
|
speed_ccb = get_bus_freq(0);
|
|
|
|
temp = 1000000000/pixclock;
|
|
|
|
temp *= 1000;
|
|
|
|
pixval = speed_ccb / temp;
|
|
|
|
debug("DIU pixval = %lu\n", pixval);
|
|
|
|
|
|
|
|
/* Modify PXCLK in GUTS CLKDVDR */
|
|
|
|
debug("DIU: Current value of CLKDVDR = 0x%08x\n", *guts_clkdvdr);
|
|
|
|
temp = *guts_clkdvdr & 0x2000FFFF;
|
|
|
|
*guts_clkdvdr = temp; /* turn off clock */
|
|
|
|
*guts_clkdvdr = temp | 0x80000000 | ((pixval & 0x1F) << 16);
|
|
|
|
debug("DIU: Modified value of CLKDVDR = 0x%08x\n", *guts_clkdvdr);
|
|
|
|
}
|
2007-10-29 18:58:39 +00:00
|
|
|
|
2011-04-11 19:18:22 +00:00
|
|
|
int platform_diu_init(unsigned int xres, unsigned int yres, const char *port)
|
2007-10-29 18:58:39 +00:00
|
|
|
{
|
2011-04-11 19:18:22 +00:00
|
|
|
const char *name;
|
|
|
|
int gamma_fix = 0;
|
|
|
|
u32 pixel_format = 0x88883316;
|
|
|
|
u8 temp;
|
2007-10-29 18:58:39 +00:00
|
|
|
|
2011-04-11 19:18:22 +00:00
|
|
|
temp = in_8(&pixis->brdcfg0);
|
2007-10-29 18:58:39 +00:00
|
|
|
|
2011-04-11 19:18:22 +00:00
|
|
|
if (strncmp(port, "dlvds", 5) == 0) {
|
|
|
|
/* Dual link LVDS */
|
2007-10-29 18:58:39 +00:00
|
|
|
gamma_fix = 1;
|
2011-04-11 19:18:22 +00:00
|
|
|
temp &= ~(PX_BRDCFG0_DLINK | PX_BRDCFG0_DVISEL);
|
|
|
|
name = "Dual-Link LVDS";
|
|
|
|
} else if (strncmp(port, "lvds", 4) == 0) {
|
|
|
|
/* Single link LVDS */
|
|
|
|
temp = (temp & ~PX_BRDCFG0_DVISEL) | PX_BRDCFG0_DLINK;
|
|
|
|
name = "Single-Link LVDS";
|
|
|
|
} else {
|
|
|
|
/* DVI */
|
|
|
|
if (in_8(&pixis->ver) == 1) /* Board version */
|
|
|
|
pixel_format = 0x88882317;
|
|
|
|
temp |= PX_BRDCFG0_DVISEL;
|
|
|
|
name = "DVI";
|
2007-10-29 18:58:39 +00:00
|
|
|
}
|
|
|
|
|
2011-04-11 19:18:22 +00:00
|
|
|
printf("DIU: Switching to %s monitor @ %ux%u\n", name, xres, yres);
|
|
|
|
out_8(&pixis->brdcfg0, temp);
|
|
|
|
|
2011-05-26 14:02:17 +00:00
|
|
|
return fsl_diu_init(xres, yres, pixel_format, gamma_fix);
|
2007-10-31 19:59:04 +00:00
|
|
|
}
|