2013-12-14 03:47:35 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2013
|
|
|
|
* David Feng <fenghua@phytium.com.cn>
|
|
|
|
*
|
|
|
|
* This file is based on sample code from ARMv8 ARM.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <asm-offsets.h>
|
|
|
|
#include <config.h>
|
|
|
|
#include <asm/macro.h>
|
2016-03-04 00:09:47 +00:00
|
|
|
#include <asm/system.h>
|
2013-12-14 03:47:35 +00:00
|
|
|
#include <linux/linkage.h>
|
|
|
|
|
|
|
|
/*
|
2016-05-17 07:38:08 +00:00
|
|
|
* void __asm_dcache_level(level)
|
2013-12-14 03:47:35 +00:00
|
|
|
*
|
2016-05-17 07:38:08 +00:00
|
|
|
* flush or invalidate one level cache.
|
2013-12-14 03:47:35 +00:00
|
|
|
*
|
|
|
|
* x0: cache level
|
2016-05-17 07:38:07 +00:00
|
|
|
* x1: 0 clean & invalidate, 1 invalidate only
|
2014-02-26 21:26:04 +00:00
|
|
|
* x2~x9: clobbered
|
2013-12-14 03:47:35 +00:00
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_dcache_level, "ax"
|
2016-05-17 07:38:08 +00:00
|
|
|
ENTRY(__asm_dcache_level)
|
2014-02-26 21:26:04 +00:00
|
|
|
lsl x12, x0, #1
|
|
|
|
msr csselr_el1, x12 /* select cache level */
|
2013-12-14 03:47:35 +00:00
|
|
|
isb /* sync change of cssidr_el1 */
|
|
|
|
mrs x6, ccsidr_el1 /* read the new cssidr_el1 */
|
|
|
|
and x2, x6, #7 /* x2 <- log2(cache line size)-4 */
|
|
|
|
add x2, x2, #4 /* x2 <- log2(cache line size) */
|
|
|
|
mov x3, #0x3ff
|
|
|
|
and x3, x3, x6, lsr #3 /* x3 <- max number of #ways */
|
2014-03-31 01:50:35 +00:00
|
|
|
clz w5, w3 /* bit position of #ways */
|
2013-12-14 03:47:35 +00:00
|
|
|
mov x4, #0x7fff
|
|
|
|
and x4, x4, x6, lsr #13 /* x4 <- max number of #sets */
|
2014-02-26 21:26:04 +00:00
|
|
|
/* x12 <- cache level << 1 */
|
2013-12-14 03:47:35 +00:00
|
|
|
/* x2 <- line length offset */
|
|
|
|
/* x3 <- number of cache ways - 1 */
|
|
|
|
/* x4 <- number of cache sets - 1 */
|
|
|
|
/* x5 <- bit position of #ways */
|
|
|
|
|
|
|
|
loop_set:
|
|
|
|
mov x6, x3 /* x6 <- working copy of #ways */
|
|
|
|
loop_way:
|
|
|
|
lsl x7, x6, x5
|
2014-02-26 21:26:04 +00:00
|
|
|
orr x9, x12, x7 /* map way and level to cisw value */
|
2013-12-14 03:47:35 +00:00
|
|
|
lsl x7, x4, x2
|
|
|
|
orr x9, x9, x7 /* map set number to cisw value */
|
2014-02-26 21:26:04 +00:00
|
|
|
tbz w1, #0, 1f
|
|
|
|
dc isw, x9
|
|
|
|
b 2f
|
|
|
|
1: dc cisw, x9 /* clean & invalidate by set/way */
|
|
|
|
2: subs x6, x6, #1 /* decrement the way */
|
2013-12-14 03:47:35 +00:00
|
|
|
b.ge loop_way
|
|
|
|
subs x4, x4, #1 /* decrement the set */
|
|
|
|
b.ge loop_set
|
|
|
|
|
|
|
|
ret
|
2016-05-17 07:38:08 +00:00
|
|
|
ENDPROC(__asm_dcache_level)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2013-12-14 03:47:35 +00:00
|
|
|
|
|
|
|
/*
|
2014-02-26 21:26:04 +00:00
|
|
|
* void __asm_flush_dcache_all(int invalidate_only)
|
|
|
|
*
|
2016-05-17 07:38:07 +00:00
|
|
|
* x0: 0 clean & invalidate, 1 invalidate only
|
2013-12-14 03:47:35 +00:00
|
|
|
*
|
2016-05-17 07:38:08 +00:00
|
|
|
* flush or invalidate all data cache by SET/WAY.
|
2013-12-14 03:47:35 +00:00
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_dcache_all, "ax"
|
2014-02-26 21:26:04 +00:00
|
|
|
ENTRY(__asm_dcache_all)
|
|
|
|
mov x1, x0
|
2013-12-14 03:47:35 +00:00
|
|
|
dsb sy
|
|
|
|
mrs x10, clidr_el1 /* read clidr_el1 */
|
|
|
|
lsr x11, x10, #24
|
|
|
|
and x11, x11, #0x7 /* x11 <- loc */
|
|
|
|
cbz x11, finished /* if loc is 0, exit */
|
|
|
|
mov x15, lr
|
|
|
|
mov x0, #0 /* start flush at cache level 0 */
|
|
|
|
/* x0 <- cache level */
|
|
|
|
/* x10 <- clidr_el1 */
|
|
|
|
/* x11 <- loc */
|
|
|
|
/* x15 <- return address */
|
|
|
|
|
|
|
|
loop_level:
|
2014-02-26 21:26:04 +00:00
|
|
|
lsl x12, x0, #1
|
|
|
|
add x12, x12, x0 /* x0 <- tripled cache level */
|
|
|
|
lsr x12, x10, x12
|
|
|
|
and x12, x12, #7 /* x12 <- cache type */
|
|
|
|
cmp x12, #2
|
2013-12-14 03:47:35 +00:00
|
|
|
b.lt skip /* skip if no cache or icache */
|
2016-05-17 07:38:08 +00:00
|
|
|
bl __asm_dcache_level /* x1 = 0 flush, 1 invalidate */
|
2013-12-14 03:47:35 +00:00
|
|
|
skip:
|
|
|
|
add x0, x0, #1 /* increment cache level */
|
|
|
|
cmp x11, x0
|
|
|
|
b.gt loop_level
|
|
|
|
|
|
|
|
mov x0, #0
|
2015-01-14 14:36:35 +00:00
|
|
|
msr csselr_el1, x0 /* restore csselr_el1 */
|
2013-12-14 03:47:35 +00:00
|
|
|
dsb sy
|
|
|
|
isb
|
|
|
|
mov lr, x15
|
|
|
|
|
|
|
|
finished:
|
|
|
|
ret
|
2014-02-26 21:26:04 +00:00
|
|
|
ENDPROC(__asm_dcache_all)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2014-02-26 21:26:04 +00:00
|
|
|
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_flush_dcache_all, "ax"
|
2014-02-26 21:26:04 +00:00
|
|
|
ENTRY(__asm_flush_dcache_all)
|
|
|
|
mov x0, #0
|
2016-05-17 07:38:06 +00:00
|
|
|
b __asm_dcache_all
|
2013-12-14 03:47:35 +00:00
|
|
|
ENDPROC(__asm_flush_dcache_all)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2013-12-14 03:47:35 +00:00
|
|
|
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_invalidate_dcache_all, "ax"
|
2014-02-26 21:26:04 +00:00
|
|
|
ENTRY(__asm_invalidate_dcache_all)
|
arm: armv8 correct value passed to __asm_dcache_all
>From source code comments:
"x0: 0 flush & invalidate, 1 invalidate only"
Current value 0xffff can make invalidate work, since we only judge whether
input value is 0 or not, see following code:
"
tbz w1, #0, 1f
dc isw, x9
b 2f
1: dc cisw, x9 /* clean & invalidate by set/way */
2: subs x6, x6, #1 /* decrement the way */
"
Later we may add "2 clean only" support. So following the comments,
correct value from 0xffff to 1.
Signed-off-by: Peng Fan <Peng.Fan@freescale.com>
Cc: York Sun <yorksun@freescale.com>
Cc: Albert Aribaud <albert.u.boot@aribaud.net>
2015-08-06 09:54:13 +00:00
|
|
|
mov x0, #0x1
|
2016-05-17 07:38:06 +00:00
|
|
|
b __asm_dcache_all
|
2014-02-26 21:26:04 +00:00
|
|
|
ENDPROC(__asm_invalidate_dcache_all)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2014-02-26 21:26:04 +00:00
|
|
|
|
2013-12-14 03:47:35 +00:00
|
|
|
/*
|
|
|
|
* void __asm_flush_dcache_range(start, end)
|
|
|
|
*
|
|
|
|
* clean & invalidate data cache in the range
|
|
|
|
*
|
|
|
|
* x0: start address
|
|
|
|
* x1: end address
|
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_flush_dcache_range, "ax"
|
2013-12-14 03:47:35 +00:00
|
|
|
ENTRY(__asm_flush_dcache_range)
|
|
|
|
mrs x3, ctr_el0
|
|
|
|
lsr x3, x3, #16
|
|
|
|
and x3, x3, #0xf
|
|
|
|
mov x2, #4
|
|
|
|
lsl x2, x2, x3 /* cache line size */
|
|
|
|
|
|
|
|
/* x2 <- minimal cache line size in cache system */
|
|
|
|
sub x3, x2, #1
|
|
|
|
bic x0, x0, x3
|
|
|
|
1: dc civac, x0 /* clean & invalidate data or unified cache */
|
|
|
|
add x0, x0, x2
|
|
|
|
cmp x0, x1
|
|
|
|
b.lo 1b
|
|
|
|
dsb sy
|
|
|
|
ret
|
|
|
|
ENDPROC(__asm_flush_dcache_range)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2017-04-05 23:53:18 +00:00
|
|
|
/*
|
|
|
|
* void __asm_invalidate_dcache_range(start, end)
|
|
|
|
*
|
|
|
|
* invalidate data cache in the range
|
|
|
|
*
|
|
|
|
* x0: start address
|
|
|
|
* x1: end address
|
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_invalidate_dcache_range, "ax"
|
2017-04-05 23:53:18 +00:00
|
|
|
ENTRY(__asm_invalidate_dcache_range)
|
|
|
|
mrs x3, ctr_el0
|
|
|
|
ubfm x3, x3, #16, #19
|
|
|
|
mov x2, #4
|
|
|
|
lsl x2, x2, x3 /* cache line size */
|
|
|
|
|
|
|
|
/* x2 <- minimal cache line size in cache system */
|
|
|
|
sub x3, x2, #1
|
|
|
|
bic x0, x0, x3
|
|
|
|
1: dc ivac, x0 /* invalidate data or unified cache */
|
|
|
|
add x0, x0, x2
|
|
|
|
cmp x0, x1
|
|
|
|
b.lo 1b
|
|
|
|
dsb sy
|
|
|
|
ret
|
|
|
|
ENDPROC(__asm_invalidate_dcache_range)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2013-12-14 03:47:35 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* void __asm_invalidate_icache_all(void)
|
|
|
|
*
|
|
|
|
* invalidate all tlb entries.
|
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_invalidate_icache_all, "ax"
|
2013-12-14 03:47:35 +00:00
|
|
|
ENTRY(__asm_invalidate_icache_all)
|
|
|
|
ic ialluis
|
|
|
|
isb sy
|
|
|
|
ret
|
|
|
|
ENDPROC(__asm_invalidate_icache_all)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2015-01-06 21:18:42 +00:00
|
|
|
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_invalidate_l3_dcache, "ax"
|
2016-10-19 21:18:46 +00:00
|
|
|
ENTRY(__asm_invalidate_l3_dcache)
|
2015-01-06 21:18:42 +00:00
|
|
|
mov x0, #0 /* return status as success */
|
|
|
|
ret
|
2016-10-19 21:18:46 +00:00
|
|
|
ENDPROC(__asm_invalidate_l3_dcache)
|
|
|
|
.weak __asm_invalidate_l3_dcache
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2016-10-19 21:18:46 +00:00
|
|
|
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_flush_l3_dcache, "ax"
|
2016-10-19 21:18:46 +00:00
|
|
|
ENTRY(__asm_flush_l3_dcache)
|
|
|
|
mov x0, #0 /* return status as success */
|
|
|
|
ret
|
|
|
|
ENDPROC(__asm_flush_l3_dcache)
|
|
|
|
.weak __asm_flush_l3_dcache
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2016-10-19 21:18:46 +00:00
|
|
|
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_invalidate_l3_icache, "ax"
|
2016-10-19 21:18:46 +00:00
|
|
|
ENTRY(__asm_invalidate_l3_icache)
|
|
|
|
mov x0, #0 /* return status as success */
|
|
|
|
ret
|
|
|
|
ENDPROC(__asm_invalidate_l3_icache)
|
|
|
|
.weak __asm_invalidate_l3_icache
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|
2016-03-04 00:09:47 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* void __asm_switch_ttbr(ulong new_ttbr)
|
|
|
|
*
|
|
|
|
* Safely switches to a new page table.
|
|
|
|
*/
|
2017-07-04 08:04:54 +00:00
|
|
|
.pushsection .text.__asm_switch_ttbr, "ax"
|
2016-03-04 00:09:47 +00:00
|
|
|
ENTRY(__asm_switch_ttbr)
|
|
|
|
/* x2 = SCTLR (alive throghout the function) */
|
|
|
|
switch_el x4, 3f, 2f, 1f
|
|
|
|
3: mrs x2, sctlr_el3
|
|
|
|
b 0f
|
|
|
|
2: mrs x2, sctlr_el2
|
|
|
|
b 0f
|
|
|
|
1: mrs x2, sctlr_el1
|
|
|
|
0:
|
|
|
|
|
|
|
|
/* Unset CR_M | CR_C | CR_I from SCTLR to disable all caches */
|
|
|
|
movn x1, #(CR_M | CR_C | CR_I)
|
|
|
|
and x1, x2, x1
|
|
|
|
switch_el x4, 3f, 2f, 1f
|
|
|
|
3: msr sctlr_el3, x1
|
|
|
|
b 0f
|
|
|
|
2: msr sctlr_el2, x1
|
|
|
|
b 0f
|
|
|
|
1: msr sctlr_el1, x1
|
|
|
|
0: isb
|
|
|
|
|
|
|
|
/* This call only clobbers x30 (lr) and x9 (unused) */
|
|
|
|
mov x3, x30
|
|
|
|
bl __asm_invalidate_tlb_all
|
|
|
|
|
|
|
|
/* From here on we're running safely with caches disabled */
|
|
|
|
|
|
|
|
/* Set TTBR to our first argument */
|
|
|
|
switch_el x4, 3f, 2f, 1f
|
|
|
|
3: msr ttbr0_el3, x0
|
|
|
|
b 0f
|
|
|
|
2: msr ttbr0_el2, x0
|
|
|
|
b 0f
|
|
|
|
1: msr ttbr0_el1, x0
|
|
|
|
0: isb
|
|
|
|
|
|
|
|
/* Restore original SCTLR and thus enable caches again */
|
|
|
|
switch_el x4, 3f, 2f, 1f
|
|
|
|
3: msr sctlr_el3, x2
|
|
|
|
b 0f
|
|
|
|
2: msr sctlr_el2, x2
|
|
|
|
b 0f
|
|
|
|
1: msr sctlr_el1, x2
|
|
|
|
0: isb
|
|
|
|
|
|
|
|
ret x3
|
|
|
|
ENDPROC(__asm_switch_ttbr)
|
2017-07-04 08:04:54 +00:00
|
|
|
.popsection
|