2019-10-25 01:42:17 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* (C) Copyright 2018-2019 Rockchip Electronics Co., Ltd
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <bitfield.h>
|
|
|
|
#include <clk-uclass.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <errno.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2019-10-25 01:42:17 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch-rockchip/clock.h>
|
|
|
|
#include <asm/arch-rockchip/hardware.h>
|
|
|
|
#include <div64.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2019-10-25 01:42:17 +00:00
|
|
|
|
|
|
|
static struct rockchip_pll_rate_table rockchip_auto_table;
|
|
|
|
|
|
|
|
#define PLL_MODE_MASK 0x3
|
|
|
|
#define PLL_RK3328_MODE_MASK 0x1
|
|
|
|
|
|
|
|
#define RK3036_PLLCON0_FBDIV_MASK 0xfff
|
|
|
|
#define RK3036_PLLCON0_FBDIV_SHIFT 0
|
|
|
|
#define RK3036_PLLCON0_POSTDIV1_MASK 0x7 << 12
|
|
|
|
#define RK3036_PLLCON0_POSTDIV1_SHIFT 12
|
|
|
|
#define RK3036_PLLCON1_REFDIV_MASK 0x3f
|
|
|
|
#define RK3036_PLLCON1_REFDIV_SHIFT 0
|
|
|
|
#define RK3036_PLLCON1_POSTDIV2_MASK 0x7 << 6
|
|
|
|
#define RK3036_PLLCON1_POSTDIV2_SHIFT 6
|
|
|
|
#define RK3036_PLLCON1_DSMPD_MASK 0x1 << 12
|
|
|
|
#define RK3036_PLLCON1_DSMPD_SHIFT 12
|
|
|
|
#define RK3036_PLLCON2_FRAC_MASK 0xffffff
|
|
|
|
#define RK3036_PLLCON2_FRAC_SHIFT 0
|
2022-09-28 10:41:29 +00:00
|
|
|
#define RK3036_PLLCON1_PWRDOWN_SHIFT 13
|
2019-10-25 01:42:17 +00:00
|
|
|
|
|
|
|
#define MHZ 1000000
|
|
|
|
#define KHZ 1000
|
|
|
|
enum {
|
|
|
|
OSC_HZ = 24 * 1000000,
|
|
|
|
VCO_MAX_HZ = 3200U * 1000000,
|
|
|
|
VCO_MIN_HZ = 800 * 1000000,
|
|
|
|
OUTPUT_MAX_HZ = 3200U * 1000000,
|
|
|
|
OUTPUT_MIN_HZ = 24 * 1000000,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MIN_FOUTVCO_FREQ (800 * MHZ)
|
|
|
|
#define MAX_FOUTVCO_FREQ (2000 * MHZ)
|
2023-01-30 14:57:37 +00:00
|
|
|
#define RK3588_VCO_MIN_HZ (2250UL * MHZ)
|
|
|
|
#define RK3588_VCO_MAX_HZ (4500UL * MHZ)
|
|
|
|
#define RK3588_FOUT_MIN_HZ (37UL * MHZ)
|
|
|
|
#define RK3588_FOUT_MAX_HZ (4500UL * MHZ)
|
2019-10-25 01:42:17 +00:00
|
|
|
|
|
|
|
int gcd(int m, int n)
|
|
|
|
{
|
|
|
|
int t;
|
|
|
|
|
|
|
|
while (m > 0) {
|
|
|
|
if (n > m) {
|
|
|
|
t = m;
|
|
|
|
m = n;
|
|
|
|
n = t;
|
|
|
|
} /* swap */
|
|
|
|
m -= n;
|
|
|
|
}
|
|
|
|
return n;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
|
|
|
|
* Formulas also embedded within the Fractional PLL Verilog model:
|
|
|
|
* If DSMPD = 1 (DSM is disabled, "integer mode")
|
|
|
|
* FOUTVCO = FREF / REFDIV * FBDIV
|
|
|
|
* FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
|
|
|
|
* Where:
|
|
|
|
* FOUTVCO = Fractional PLL non-divided output frequency
|
|
|
|
* FOUTPOSTDIV = Fractional PLL divided output frequency
|
|
|
|
* (output of second post divider)
|
|
|
|
* FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
|
|
|
|
* REFDIV = Fractional PLL input reference clock divider
|
|
|
|
* FBDIV = Integer value programmed into feedback divide
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int rockchip_pll_clk_set_postdiv(ulong fout_hz,
|
|
|
|
u32 *postdiv1,
|
|
|
|
u32 *postdiv2,
|
|
|
|
u32 *foutvco)
|
|
|
|
{
|
|
|
|
ulong freq;
|
|
|
|
|
|
|
|
if (fout_hz < MIN_FOUTVCO_FREQ) {
|
|
|
|
for (*postdiv1 = 1; *postdiv1 <= 7; (*postdiv1)++) {
|
|
|
|
for (*postdiv2 = 1; *postdiv2 <= 7; (*postdiv2)++) {
|
|
|
|
freq = fout_hz * (*postdiv1) * (*postdiv2);
|
|
|
|
if (freq >= MIN_FOUTVCO_FREQ &&
|
|
|
|
freq <= MAX_FOUTVCO_FREQ) {
|
|
|
|
*foutvco = freq;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
printf("Can't FIND postdiv1/2 to make fout=%lu in 800~2000M.\n",
|
|
|
|
fout_hz);
|
|
|
|
} else {
|
|
|
|
*postdiv1 = 1;
|
|
|
|
*postdiv2 = 1;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct rockchip_pll_rate_table *
|
|
|
|
rockchip_pll_clk_set_by_auto(ulong fin_hz,
|
|
|
|
ulong fout_hz)
|
|
|
|
{
|
|
|
|
struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
|
|
|
|
/* FIXME set postdiv1/2 always 1*/
|
|
|
|
u32 foutvco = fout_hz;
|
|
|
|
ulong fin_64, frac_64;
|
|
|
|
u32 f_frac, postdiv1, postdiv2;
|
|
|
|
ulong clk_gcd = 0;
|
|
|
|
|
|
|
|
if (fin_hz == 0 || fout_hz == 0 || fout_hz == fin_hz)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
rockchip_pll_clk_set_postdiv(fout_hz, &postdiv1, &postdiv2, &foutvco);
|
|
|
|
rate_table->postdiv1 = postdiv1;
|
|
|
|
rate_table->postdiv2 = postdiv2;
|
|
|
|
rate_table->dsmpd = 1;
|
|
|
|
|
|
|
|
if (fin_hz / MHZ * MHZ == fin_hz && fout_hz / MHZ * MHZ == fout_hz) {
|
|
|
|
fin_hz /= MHZ;
|
|
|
|
foutvco /= MHZ;
|
|
|
|
clk_gcd = gcd(fin_hz, foutvco);
|
|
|
|
rate_table->refdiv = fin_hz / clk_gcd;
|
|
|
|
rate_table->fbdiv = foutvco / clk_gcd;
|
|
|
|
|
|
|
|
rate_table->frac = 0;
|
|
|
|
|
|
|
|
debug("fin = %ld, fout = %ld, clk_gcd = %ld,\n",
|
|
|
|
fin_hz, fout_hz, clk_gcd);
|
|
|
|
debug("refdiv= %d,fbdiv= %d,postdiv1= %d,postdiv2= %d\n",
|
|
|
|
rate_table->refdiv,
|
|
|
|
rate_table->fbdiv, rate_table->postdiv1,
|
|
|
|
rate_table->postdiv2);
|
|
|
|
} else {
|
|
|
|
debug("frac div,fin_hz = %ld,fout_hz = %ld\n",
|
|
|
|
fin_hz, fout_hz);
|
|
|
|
debug("frac get postdiv1 = %d, postdiv2 = %d, foutvco = %d\n",
|
|
|
|
rate_table->postdiv1, rate_table->postdiv2, foutvco);
|
|
|
|
clk_gcd = gcd(fin_hz / MHZ, foutvco / MHZ);
|
|
|
|
rate_table->refdiv = fin_hz / MHZ / clk_gcd;
|
|
|
|
rate_table->fbdiv = foutvco / MHZ / clk_gcd;
|
|
|
|
debug("frac get refdiv = %d, fbdiv = %d\n",
|
|
|
|
rate_table->refdiv, rate_table->fbdiv);
|
|
|
|
|
|
|
|
rate_table->frac = 0;
|
|
|
|
|
|
|
|
f_frac = (foutvco % MHZ);
|
|
|
|
fin_64 = fin_hz;
|
|
|
|
fin_64 = fin_64 / rate_table->refdiv;
|
|
|
|
frac_64 = f_frac << 24;
|
|
|
|
frac_64 = frac_64 / fin_64;
|
|
|
|
rate_table->frac = frac_64;
|
|
|
|
if (rate_table->frac > 0)
|
|
|
|
rate_table->dsmpd = 0;
|
|
|
|
debug("frac = %x\n", rate_table->frac);
|
|
|
|
}
|
|
|
|
return rate_table;
|
|
|
|
}
|
|
|
|
|
2023-01-30 14:57:37 +00:00
|
|
|
static struct rockchip_pll_rate_table *
|
|
|
|
rk3588_pll_clk_set_by_auto(unsigned long fin_hz,
|
|
|
|
unsigned long fout_hz)
|
|
|
|
{
|
|
|
|
struct rockchip_pll_rate_table *rate_table = &rockchip_auto_table;
|
|
|
|
u32 p, m, s;
|
|
|
|
ulong fvco, fref, fout, ffrac;
|
|
|
|
|
|
|
|
if (fin_hz == 0 || fout_hz == 0 || fout_hz == fin_hz)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
if (fout_hz > RK3588_FOUT_MAX_HZ || fout_hz < RK3588_FOUT_MIN_HZ)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
if (fin_hz / MHZ * MHZ == fin_hz && fout_hz / MHZ * MHZ == fout_hz) {
|
|
|
|
for (s = 0; s <= 6; s++) {
|
|
|
|
fvco = fout_hz << s;
|
|
|
|
if (fvco < RK3588_VCO_MIN_HZ ||
|
|
|
|
fvco > RK3588_VCO_MAX_HZ)
|
|
|
|
continue;
|
|
|
|
for (p = 2; p <= 4; p++) {
|
|
|
|
for (m = 64; m <= 1023; m++) {
|
|
|
|
if (fvco == m * fin_hz / p) {
|
|
|
|
rate_table->p = p;
|
|
|
|
rate_table->m = m;
|
|
|
|
rate_table->s = s;
|
|
|
|
rate_table->k = 0;
|
|
|
|
return rate_table;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
pr_err("CANNOT FIND Fout by auto,fout = %lu\n", fout_hz);
|
|
|
|
} else {
|
|
|
|
for (s = 0; s <= 6; s++) {
|
|
|
|
fvco = fout_hz << s;
|
|
|
|
if (fvco < RK3588_VCO_MIN_HZ ||
|
|
|
|
fvco > RK3588_VCO_MAX_HZ)
|
|
|
|
continue;
|
|
|
|
for (p = 1; p <= 4; p++) {
|
|
|
|
for (m = 64; m <= 1023; m++) {
|
|
|
|
if ((fvco >= m * fin_hz / p) && (fvco < (m + 1) * fin_hz / p)) {
|
|
|
|
rate_table->p = p;
|
|
|
|
rate_table->m = m;
|
|
|
|
rate_table->s = s;
|
|
|
|
fref = fin_hz / p;
|
|
|
|
ffrac = fvco - (m * fref);
|
|
|
|
fout = ffrac * 65536;
|
|
|
|
rate_table->k = fout / fref;
|
|
|
|
return rate_table;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
pr_err("CANNOT FIND Fout by auto,fout = %lu\n", fout_hz);
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2019-10-25 01:42:17 +00:00
|
|
|
static const struct rockchip_pll_rate_table *
|
|
|
|
rockchip_get_pll_settings(struct rockchip_pll_clock *pll, ulong rate)
|
|
|
|
{
|
|
|
|
struct rockchip_pll_rate_table *rate_table = pll->rate_table;
|
|
|
|
|
|
|
|
while (rate_table->rate) {
|
|
|
|
if (rate_table->rate == rate)
|
|
|
|
break;
|
|
|
|
rate_table++;
|
|
|
|
}
|
2023-01-30 14:57:37 +00:00
|
|
|
if (rate_table->rate != rate) {
|
|
|
|
if (pll->type == pll_rk3588)
|
|
|
|
return rk3588_pll_clk_set_by_auto(24 * MHZ, rate);
|
|
|
|
else
|
|
|
|
return rockchip_pll_clk_set_by_auto(24 * MHZ, rate);
|
|
|
|
} else {
|
2019-10-25 01:42:17 +00:00
|
|
|
return rate_table;
|
2023-01-30 14:57:37 +00:00
|
|
|
}
|
2019-10-25 01:42:17 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int rk3036_pll_set_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base, ulong pll_id,
|
|
|
|
ulong drate)
|
|
|
|
{
|
|
|
|
const struct rockchip_pll_rate_table *rate;
|
|
|
|
|
|
|
|
rate = rockchip_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
printf("%s unsupport rate\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
debug("%s: rate settings for %lu fbdiv: %d, postdiv1: %d, refdiv: %d\n",
|
|
|
|
__func__, rate->rate, rate->fbdiv, rate->postdiv1, rate->refdiv);
|
|
|
|
debug("%s: rate settings for %lu postdiv2: %d, dsmpd: %d, frac: %d\n",
|
|
|
|
__func__, rate->rate, rate->postdiv2, rate->dsmpd, rate->frac);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When power on or changing PLL setting,
|
|
|
|
* we must force PLL into slow mode to ensure output stable clock.
|
|
|
|
*/
|
|
|
|
rk_clrsetreg(base + pll->mode_offset,
|
|
|
|
pll->mode_mask << pll->mode_shift,
|
|
|
|
RKCLK_PLL_MODE_SLOW << pll->mode_shift);
|
|
|
|
|
|
|
|
/* Power down */
|
|
|
|
rk_setreg(base + pll->con_offset + 0x4,
|
2022-09-28 10:41:29 +00:00
|
|
|
1 << RK3036_PLLCON1_PWRDOWN_SHIFT);
|
2019-10-25 01:42:17 +00:00
|
|
|
|
|
|
|
rk_clrsetreg(base + pll->con_offset,
|
|
|
|
(RK3036_PLLCON0_POSTDIV1_MASK |
|
|
|
|
RK3036_PLLCON0_FBDIV_MASK),
|
|
|
|
(rate->postdiv1 << RK3036_PLLCON0_POSTDIV1_SHIFT) |
|
|
|
|
rate->fbdiv);
|
|
|
|
rk_clrsetreg(base + pll->con_offset + 0x4,
|
|
|
|
(RK3036_PLLCON1_POSTDIV2_MASK |
|
|
|
|
RK3036_PLLCON1_REFDIV_MASK),
|
|
|
|
(rate->postdiv2 << RK3036_PLLCON1_POSTDIV2_SHIFT |
|
|
|
|
rate->refdiv << RK3036_PLLCON1_REFDIV_SHIFT));
|
|
|
|
if (!rate->dsmpd) {
|
|
|
|
rk_clrsetreg(base + pll->con_offset + 0x4,
|
|
|
|
RK3036_PLLCON1_DSMPD_MASK,
|
|
|
|
rate->dsmpd << RK3036_PLLCON1_DSMPD_SHIFT);
|
|
|
|
writel((readl(base + pll->con_offset + 0x8) &
|
|
|
|
(~RK3036_PLLCON2_FRAC_MASK)) |
|
|
|
|
(rate->frac << RK3036_PLLCON2_FRAC_SHIFT),
|
|
|
|
base + pll->con_offset + 0x8);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Power Up */
|
|
|
|
rk_clrreg(base + pll->con_offset + 0x4,
|
2022-09-28 10:41:29 +00:00
|
|
|
1 << RK3036_PLLCON1_PWRDOWN_SHIFT);
|
2019-10-25 01:42:17 +00:00
|
|
|
|
|
|
|
/* waiting for pll lock */
|
|
|
|
while (!(readl(base + pll->con_offset + 0x4) & (1 << pll->lock_shift)))
|
|
|
|
udelay(1);
|
|
|
|
|
|
|
|
rk_clrsetreg(base + pll->mode_offset, pll->mode_mask << pll->mode_shift,
|
|
|
|
RKCLK_PLL_MODE_NORMAL << pll->mode_shift);
|
|
|
|
debug("PLL at %p: con0=%x con1= %x con2= %x mode= %x\n",
|
|
|
|
pll, readl(base + pll->con_offset),
|
|
|
|
readl(base + pll->con_offset + 0x4),
|
|
|
|
readl(base + pll->con_offset + 0x8),
|
|
|
|
readl(base + pll->mode_offset));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ulong rk3036_pll_get_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base, ulong pll_id)
|
|
|
|
{
|
|
|
|
u32 refdiv, fbdiv, postdiv1, postdiv2, dsmpd, frac;
|
|
|
|
u32 con = 0, shift, mask;
|
|
|
|
ulong rate;
|
|
|
|
|
|
|
|
con = readl(base + pll->mode_offset);
|
|
|
|
shift = pll->mode_shift;
|
|
|
|
mask = pll->mode_mask << shift;
|
|
|
|
|
|
|
|
switch ((con & mask) >> shift) {
|
|
|
|
case RKCLK_PLL_MODE_SLOW:
|
|
|
|
return OSC_HZ;
|
|
|
|
case RKCLK_PLL_MODE_NORMAL:
|
|
|
|
/* normal mode */
|
|
|
|
con = readl(base + pll->con_offset);
|
|
|
|
postdiv1 = (con & RK3036_PLLCON0_POSTDIV1_MASK) >>
|
|
|
|
RK3036_PLLCON0_POSTDIV1_SHIFT;
|
|
|
|
fbdiv = (con & RK3036_PLLCON0_FBDIV_MASK) >>
|
|
|
|
RK3036_PLLCON0_FBDIV_SHIFT;
|
|
|
|
con = readl(base + pll->con_offset + 0x4);
|
|
|
|
postdiv2 = (con & RK3036_PLLCON1_POSTDIV2_MASK) >>
|
|
|
|
RK3036_PLLCON1_POSTDIV2_SHIFT;
|
|
|
|
refdiv = (con & RK3036_PLLCON1_REFDIV_MASK) >>
|
|
|
|
RK3036_PLLCON1_REFDIV_SHIFT;
|
|
|
|
dsmpd = (con & RK3036_PLLCON1_DSMPD_MASK) >>
|
|
|
|
RK3036_PLLCON1_DSMPD_SHIFT;
|
|
|
|
con = readl(base + pll->con_offset + 0x8);
|
|
|
|
frac = (con & RK3036_PLLCON2_FRAC_MASK) >>
|
|
|
|
RK3036_PLLCON2_FRAC_SHIFT;
|
|
|
|
rate = (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
|
|
|
|
if (dsmpd == 0) {
|
|
|
|
u64 frac_rate = OSC_HZ * (u64)frac;
|
|
|
|
|
|
|
|
do_div(frac_rate, refdiv);
|
|
|
|
frac_rate >>= 24;
|
|
|
|
do_div(frac_rate, postdiv1);
|
|
|
|
do_div(frac_rate, postdiv1);
|
|
|
|
rate += frac_rate;
|
|
|
|
}
|
|
|
|
return rate;
|
|
|
|
case RKCLK_PLL_MODE_DEEP:
|
|
|
|
default:
|
|
|
|
return 32768;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-01-30 14:57:37 +00:00
|
|
|
#define RK3588_PLLCON(i) ((i) * 0x4)
|
|
|
|
#define RK3588_PLLCON0_M_MASK 0x3ff << 0
|
|
|
|
#define RK3588_PLLCON0_M_SHIFT 0
|
|
|
|
#define RK3588_PLLCON1_P_MASK 0x3f << 0
|
|
|
|
#define RK3588_PLLCON1_P_SHIFT 0
|
|
|
|
#define RK3588_PLLCON1_S_MASK 0x7 << 6
|
|
|
|
#define RK3588_PLLCON1_S_SHIFT 6
|
|
|
|
#define RK3588_PLLCON2_K_MASK 0xffff
|
|
|
|
#define RK3588_PLLCON2_K_SHIFT 0
|
|
|
|
#define RK3588_PLLCON1_PWRDOWN BIT(13)
|
|
|
|
#define RK3588_PLLCON6_LOCK_STATUS BIT(15)
|
|
|
|
#define RK3588_B0PLL_CLKSEL_CON(i) ((i) * 0x4 + 0x50000 + 0x300)
|
|
|
|
#define RK3588_B1PLL_CLKSEL_CON(i) ((i) * 0x4 + 0x52000 + 0x300)
|
|
|
|
#define RK3588_LPLL_CLKSEL_CON(i) ((i) * 0x4 + 0x58000 + 0x300)
|
|
|
|
#define RK3588_CORE_DIV_MASK 0x1f
|
|
|
|
#define RK3588_CORE_L02_DIV_SHIFT 0
|
|
|
|
#define RK3588_CORE_L13_DIV_SHIFT 7
|
|
|
|
#define RK3588_CORE_B02_DIV_SHIFT 8
|
|
|
|
#define RK3588_CORE_B13_DIV_SHIFT 0
|
|
|
|
|
|
|
|
static int rk3588_pll_set_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base, ulong pll_id,
|
|
|
|
ulong drate)
|
|
|
|
{
|
|
|
|
const struct rockchip_pll_rate_table *rate;
|
|
|
|
|
|
|
|
rate = rockchip_get_pll_settings(pll, drate);
|
|
|
|
if (!rate) {
|
|
|
|
printf("%s unsupported rate\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
debug("%s: rate settings for %lu p: %d, m: %d, s: %d, k: %d\n",
|
|
|
|
__func__, rate->rate, rate->p, rate->m, rate->s, rate->k);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When power on or changing PLL setting,
|
|
|
|
* we must force PLL into slow mode to ensure output stable clock.
|
|
|
|
*/
|
|
|
|
if (pll_id == 3)
|
|
|
|
rk_clrsetreg(base + 0x84c, 0x1 << 1, 0x1 << 1);
|
|
|
|
|
|
|
|
rk_clrsetreg(base + pll->mode_offset,
|
|
|
|
pll->mode_mask << pll->mode_shift,
|
|
|
|
RKCLK_PLL_MODE_SLOW << pll->mode_shift);
|
|
|
|
if (pll_id == 0)
|
|
|
|
rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
|
|
|
|
pll->mode_mask << 6,
|
|
|
|
RKCLK_PLL_MODE_SLOW << 6);
|
|
|
|
else if (pll_id == 1)
|
|
|
|
rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
|
|
|
|
pll->mode_mask << 6,
|
|
|
|
RKCLK_PLL_MODE_SLOW << 6);
|
|
|
|
else if (pll_id == 2)
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(5),
|
|
|
|
pll->mode_mask << 14,
|
|
|
|
RKCLK_PLL_MODE_SLOW << 14);
|
|
|
|
|
|
|
|
/* Power down */
|
|
|
|
rk_setreg(base + pll->con_offset + RK3588_PLLCON(1),
|
|
|
|
RK3588_PLLCON1_PWRDOWN);
|
|
|
|
|
|
|
|
rk_clrsetreg(base + pll->con_offset,
|
|
|
|
RK3588_PLLCON0_M_MASK,
|
|
|
|
(rate->m << RK3588_PLLCON0_M_SHIFT));
|
|
|
|
rk_clrsetreg(base + pll->con_offset + RK3588_PLLCON(1),
|
|
|
|
(RK3588_PLLCON1_P_MASK |
|
|
|
|
RK3588_PLLCON1_S_MASK),
|
|
|
|
(rate->p << RK3588_PLLCON1_P_SHIFT |
|
|
|
|
rate->s << RK3588_PLLCON1_S_SHIFT));
|
|
|
|
if (rate->k) {
|
|
|
|
rk_clrsetreg(base + pll->con_offset + RK3588_PLLCON(2),
|
|
|
|
RK3588_PLLCON2_K_MASK,
|
|
|
|
rate->k << RK3588_PLLCON2_K_SHIFT);
|
|
|
|
}
|
|
|
|
/* Power up */
|
|
|
|
rk_clrreg(base + pll->con_offset + RK3588_PLLCON(1),
|
|
|
|
RK3588_PLLCON1_PWRDOWN);
|
|
|
|
|
|
|
|
/* waiting for pll lock */
|
|
|
|
while (!(readl(base + pll->con_offset + RK3588_PLLCON(6)) &
|
|
|
|
RK3588_PLLCON6_LOCK_STATUS)) {
|
|
|
|
udelay(1);
|
|
|
|
debug("%s: wait pll lock, pll_id=%ld\n", __func__, pll_id);
|
|
|
|
}
|
|
|
|
|
|
|
|
rk_clrsetreg(base + pll->mode_offset, pll->mode_mask << pll->mode_shift,
|
|
|
|
RKCLK_PLL_MODE_NORMAL << pll->mode_shift);
|
|
|
|
if (pll_id == 0) {
|
|
|
|
rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
|
|
|
|
pll->mode_mask << 6,
|
|
|
|
2 << 6);
|
|
|
|
rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(0),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_B02_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_B02_DIV_SHIFT);
|
|
|
|
rk_clrsetreg(base + RK3588_B0PLL_CLKSEL_CON(1),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_B13_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_B13_DIV_SHIFT);
|
|
|
|
} else if (pll_id == 1) {
|
|
|
|
rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
|
|
|
|
pll->mode_mask << 6,
|
|
|
|
2 << 6);
|
|
|
|
rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(0),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_B02_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_B02_DIV_SHIFT);
|
|
|
|
rk_clrsetreg(base + RK3588_B1PLL_CLKSEL_CON(1),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_B13_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_B13_DIV_SHIFT);
|
|
|
|
} else if (pll_id == 2) {
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(5),
|
|
|
|
pll->mode_mask << 14,
|
|
|
|
2 << 14);
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(6),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_L13_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_L13_DIV_SHIFT);
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(6),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_L02_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_L02_DIV_SHIFT);
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(7),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_L13_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_L13_DIV_SHIFT);
|
|
|
|
rk_clrsetreg(base + RK3588_LPLL_CLKSEL_CON(7),
|
|
|
|
RK3588_CORE_DIV_MASK << RK3588_CORE_L02_DIV_SHIFT,
|
|
|
|
0 << RK3588_CORE_L02_DIV_SHIFT);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pll_id == 3)
|
|
|
|
rk_clrsetreg(base + 0x84c, 0x1 << 1, 0);
|
|
|
|
|
|
|
|
debug("PLL at %p: con0=%x con1= %x con2= %x mode= %x\n",
|
|
|
|
pll, readl(base + pll->con_offset),
|
|
|
|
readl(base + pll->con_offset + 0x4),
|
|
|
|
readl(base + pll->con_offset + 0x8),
|
|
|
|
readl(base + pll->mode_offset));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ulong rk3588_pll_get_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base, ulong pll_id)
|
|
|
|
{
|
|
|
|
u32 m, p, s, k;
|
|
|
|
u32 con = 0, shift, mode;
|
|
|
|
u64 rate, postdiv;
|
|
|
|
|
|
|
|
con = readl(base + pll->mode_offset);
|
|
|
|
shift = pll->mode_shift;
|
|
|
|
if (pll_id == 8)
|
|
|
|
mode = RKCLK_PLL_MODE_NORMAL;
|
|
|
|
else
|
|
|
|
mode = (con & (pll->mode_mask << shift)) >> shift;
|
|
|
|
switch (mode) {
|
|
|
|
case RKCLK_PLL_MODE_SLOW:
|
|
|
|
return OSC_HZ;
|
|
|
|
case RKCLK_PLL_MODE_NORMAL:
|
|
|
|
/* normal mode */
|
|
|
|
con = readl(base + pll->con_offset);
|
|
|
|
m = (con & RK3588_PLLCON0_M_MASK) >>
|
|
|
|
RK3588_PLLCON0_M_SHIFT;
|
|
|
|
con = readl(base + pll->con_offset + RK3588_PLLCON(1));
|
|
|
|
p = (con & RK3588_PLLCON1_P_MASK) >>
|
|
|
|
RK3036_PLLCON0_FBDIV_SHIFT;
|
|
|
|
s = (con & RK3588_PLLCON1_S_MASK) >>
|
|
|
|
RK3588_PLLCON1_S_SHIFT;
|
|
|
|
con = readl(base + pll->con_offset + RK3588_PLLCON(2));
|
|
|
|
k = (con & RK3588_PLLCON2_K_MASK) >>
|
|
|
|
RK3588_PLLCON2_K_SHIFT;
|
|
|
|
|
|
|
|
rate = OSC_HZ / p;
|
|
|
|
rate *= m;
|
|
|
|
if (k) {
|
|
|
|
/* fractional mode */
|
|
|
|
u64 frac_rate64 = OSC_HZ * k;
|
|
|
|
|
|
|
|
postdiv = p * 65536;
|
|
|
|
do_div(frac_rate64, postdiv);
|
|
|
|
rate += frac_rate64;
|
|
|
|
}
|
|
|
|
rate = rate >> s;
|
|
|
|
return rate;
|
|
|
|
case RKCLK_PLL_MODE_DEEP:
|
|
|
|
default:
|
|
|
|
return 32768;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-25 01:42:17 +00:00
|
|
|
ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base,
|
|
|
|
ulong pll_id)
|
|
|
|
{
|
|
|
|
ulong rate = 0;
|
|
|
|
|
|
|
|
switch (pll->type) {
|
|
|
|
case pll_rk3036:
|
|
|
|
pll->mode_mask = PLL_MODE_MASK;
|
|
|
|
rate = rk3036_pll_get_rate(pll, base, pll_id);
|
|
|
|
break;
|
|
|
|
case pll_rk3328:
|
|
|
|
pll->mode_mask = PLL_RK3328_MODE_MASK;
|
|
|
|
rate = rk3036_pll_get_rate(pll, base, pll_id);
|
|
|
|
break;
|
2023-01-30 14:57:37 +00:00
|
|
|
case pll_rk3588:
|
|
|
|
pll->mode_mask = PLL_MODE_MASK;
|
|
|
|
rate = rk3588_pll_get_rate(pll, base, pll_id);
|
|
|
|
break;
|
2019-10-25 01:42:17 +00:00
|
|
|
default:
|
|
|
|
printf("%s: Unknown pll type for pll clk %ld\n",
|
|
|
|
__func__, pll_id);
|
|
|
|
}
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
|
|
|
|
void __iomem *base, ulong pll_id,
|
|
|
|
ulong drate)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (rockchip_pll_get_rate(pll, base, pll_id) == drate)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (pll->type) {
|
|
|
|
case pll_rk3036:
|
|
|
|
pll->mode_mask = PLL_MODE_MASK;
|
|
|
|
ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
|
|
|
|
break;
|
|
|
|
case pll_rk3328:
|
|
|
|
pll->mode_mask = PLL_RK3328_MODE_MASK;
|
|
|
|
ret = rk3036_pll_set_rate(pll, base, pll_id, drate);
|
|
|
|
break;
|
2023-01-30 14:57:37 +00:00
|
|
|
case pll_rk3588:
|
|
|
|
pll->mode_mask = PLL_MODE_MASK;
|
|
|
|
ret = rk3588_pll_set_rate(pll, base, pll_id, drate);
|
|
|
|
break;
|
2019-10-25 01:42:17 +00:00
|
|
|
default:
|
|
|
|
printf("%s: Unknown pll type for pll clk %ld\n",
|
|
|
|
__func__, pll_id);
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
const struct rockchip_cpu_rate_table *
|
|
|
|
rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
|
|
|
|
ulong rate)
|
|
|
|
{
|
|
|
|
struct rockchip_cpu_rate_table *ps = cpu_table;
|
|
|
|
|
|
|
|
while (ps->rate) {
|
|
|
|
if (ps->rate == rate)
|
|
|
|
break;
|
|
|
|
ps++;
|
|
|
|
}
|
|
|
|
if (ps->rate != rate)
|
|
|
|
return NULL;
|
|
|
|
else
|
|
|
|
return ps;
|
|
|
|
}
|