2003-09-12 08:41:24 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2001-2003
|
|
|
|
* Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/processor.h>
|
2009-02-20 09:19:19 +00:00
|
|
|
#include <asm/io.h>
|
2003-09-12 08:41:24 +00:00
|
|
|
#include <command.h>
|
|
|
|
#include <malloc.h>
|
|
|
|
|
2006-03-31 16:32:53 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
2003-09-12 08:41:24 +00:00
|
|
|
|
2004-01-20 23:12:12 +00:00
|
|
|
int board_early_init_f (void)
|
2003-09-12 08:41:24 +00:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* IRQ 0-15 405GP internally generated; active high; level sensitive
|
|
|
|
* IRQ 16 405GP internally generated; active low; level sensitive
|
|
|
|
* IRQ 17-24 RESERVED
|
|
|
|
* IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
|
|
|
|
* IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
|
|
|
|
* IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
|
|
|
|
* IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
|
|
|
|
* IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
|
|
|
|
* IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
|
|
|
|
* IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
|
|
|
|
*/
|
|
|
|
mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
|
|
|
|
mtdcr(uicer, 0x00000000); /* disable all ints */
|
|
|
|
mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
|
|
|
|
mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
|
|
|
|
mtdcr(uictr, 0x10000000); /* set int trigger levels */
|
|
|
|
mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
|
|
|
|
mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
|
|
|
|
*/
|
|
|
|
mtebc (epcr, 0xa8400000); /* ebc always driven */
|
|
|
|
|
2004-12-16 18:35:58 +00:00
|
|
|
/*
|
|
|
|
* Reset CPLD via GPIO13 (CS4) pin
|
|
|
|
*/
|
2009-02-20 09:19:19 +00:00
|
|
|
out_be32((void *)GPIO0_OR,
|
|
|
|
in_be32((void *)GPIO0_OR) & ~(0x80000000 >> 13));
|
2004-12-16 18:35:58 +00:00
|
|
|
udelay(1000); /* wait 1ms */
|
2009-02-20 09:19:19 +00:00
|
|
|
out_be32((void *)GPIO0_OR,
|
|
|
|
in_be32((void *)GPIO0_OR) | (0x80000000 >> 13));
|
2004-12-16 18:35:58 +00:00
|
|
|
udelay(1000); /* wait 1ms */
|
|
|
|
|
2003-09-12 08:41:24 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int misc_init_r (void)
|
|
|
|
{
|
2004-12-16 18:35:58 +00:00
|
|
|
/* adjust flash start and offset */
|
|
|
|
gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
|
|
|
|
gd->bd->bi_flashoffset = 0;
|
2003-09-12 08:41:24 +00:00
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check Board Identity:
|
|
|
|
*/
|
|
|
|
|
|
|
|
int checkboard (void)
|
|
|
|
{
|
2005-10-13 14:45:02 +00:00
|
|
|
char str[64];
|
2003-09-12 08:41:24 +00:00
|
|
|
int i = getenv_r ("serial#", str, sizeof(str));
|
|
|
|
unsigned char trans[16] = {0x0,0x8,0x4,0xc,0x2,0xa,0x6,0xe,
|
2003-10-15 23:53:47 +00:00
|
|
|
0x1,0x9,0x5,0xd,0x3,0xb,0x7,0xf};
|
2009-04-29 07:51:01 +00:00
|
|
|
unsigned char id1, id2, rev;
|
2003-09-12 08:41:24 +00:00
|
|
|
|
|
|
|
puts ("Board: ");
|
|
|
|
|
2009-04-29 07:51:01 +00:00
|
|
|
if (i == -1)
|
2003-09-12 08:41:24 +00:00
|
|
|
puts ("### No HW ID - assuming DP405");
|
2009-04-29 07:51:01 +00:00
|
|
|
else
|
2003-09-12 08:41:24 +00:00
|
|
|
puts(str);
|
|
|
|
|
2009-02-20 09:19:19 +00:00
|
|
|
id1 = trans[(~(in_be32((void *)GPIO0_IR) >> 5)) & 0x0000000f];
|
|
|
|
id2 = trans[(~(in_be32((void *)GPIO0_IR) >> 9)) & 0x0000000f];
|
2009-04-29 07:51:01 +00:00
|
|
|
|
2009-07-07 20:35:02 +00:00
|
|
|
rev = in_8((void *)0xf0001000);
|
|
|
|
if (rev & 0x10) /* old DP405 compatibility */
|
|
|
|
rev = in_8((void *)0xf0000800);
|
|
|
|
|
|
|
|
switch (rev & 0xc0) {
|
|
|
|
case 0x00:
|
|
|
|
puts(" (HW=DP405");
|
|
|
|
break;
|
|
|
|
case 0x80:
|
|
|
|
puts(" (HW=DP405/CO");
|
|
|
|
break;
|
|
|
|
case 0xc0:
|
|
|
|
puts(" (HW=DN405");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
printf(", ID=0x%1X%1X, PLD=0x%02X", id2, id1, rev & 0x0f);
|
|
|
|
|
|
|
|
if ((rev & 0xc0) == 0xc0) {
|
|
|
|
printf(", C5V=%s",
|
|
|
|
in_be32((void *)GPIO0_IR) & 0x40000000 ? "off" : "on");
|
|
|
|
}
|
|
|
|
puts(")\n");
|
2003-09-12 08:41:24 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|