2008-04-14 08:53:12 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
|
|
|
|
*
|
|
|
|
* Configuration settings for the MX31ADS Freescale board.
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2008-04-14 08:53:12 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2011-03-14 14:43:56 +00:00
|
|
|
#include <asm/arch/imx-regs.h>
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/* High Level Configuration Options */
|
2014-11-06 05:59:37 +00:00
|
|
|
#define CONFIG_MX31 1 /* This is a mx31 */
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2015-02-23 11:51:36 +00:00
|
|
|
|
2008-04-14 08:53:12 +00:00
|
|
|
#define CONFIG_DISPLAY_CPUINFO
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO
|
|
|
|
|
2011-06-05 06:26:49 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0xA0000000
|
|
|
|
|
2011-09-22 08:07:16 +00:00
|
|
|
#define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
|
|
|
|
|
2008-04-14 08:53:12 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
|
|
|
|
#define CONFIG_SETUP_MEMORY_TAGS 1
|
|
|
|
#define CONFIG_INITRD_TAG 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware drivers
|
|
|
|
*/
|
|
|
|
|
2011-11-22 14:22:39 +00:00
|
|
|
#define CONFIG_MXC_UART
|
|
|
|
#define CONFIG_MXC_UART_BASE UART1_BASE
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2008-04-15 11:33:11 +00:00
|
|
|
#define CONFIG_HARD_SPI 1
|
|
|
|
#define CONFIG_MXC_SPI 1
|
SPI API improvements
This patch gets rid of the spi_chipsel table and adds a handful of new
functions that makes the SPI layer cleaner and more flexible.
Instead of the spi_chipsel table, each board that wants to use SPI
gets to implement three hooks:
* spi_cs_activate(): Activates the chipselect for a given slave
* spi_cs_deactivate(): Deactivates the chipselect for a given slave
* spi_cs_is_valid(): Determines if the given bus/chipselect
combination can be activated.
Not all drivers may need those extra functions however. If that's the
case, the board code may just leave them out (assuming they know what
the driver needs) or rely on the linker to strip them out (assuming
--gc-sections is being used.)
To set up communication parameters for a given slave, the driver needs
to call spi_setup_slave(). This returns a pointer to an opaque
spi_slave struct which must be passed as a parameter to subsequent SPI
calls. This struct can be freed by calling spi_free_slave(), but most
driver probably don't want to do this.
Before starting one or more SPI transfers, the driver must call
spi_claim_bus() to gain exclusive access to the SPI bus and initialize
the hardware. When all transfers are done, the driver must call
spi_release_bus() to make the bus available to others, and possibly
shut down the SPI controller hardware.
spi_xfer() behaves mostly the same as before, but it now takes a
spi_slave parameter instead of a spi_chipsel function pointer. It also
got a new parameter, flags, which is used to specify chip select
behaviour. This may be extended with other flags in the future.
This patch has been build-tested on all powerpc and arm boards
involved. I have not tested NIOS since I don't have a toolchain for it
installed, so I expect some breakage there even though I've tried
fixing up everything I could find by visual inspection.
I have run-time tested this on AVR32 ATNGW100 using the atmel_spi and
DataFlash drivers posted as a follow-up. I'd like some help testing
other boards that use the existing SPI API.
But most of all, I'd like some comments on the new API. Is this stuff
usable for everyone? If not, why?
Changed in v4:
- Build fixes for various boards, drivers and commands
- Provide common struct spi_slave definition that can be extended by
drivers
- Pass a struct spi_slave * to spi_cs_activate and spi_cs_deactivate
- Make default bus and mode build-time configurable
- Override default SPI bus ID and mode on mx32ads and imx31_litekit.
Changed in v3:
- Add opaque struct spi_slave for controller-specific data associated
with a slave.
- Add spi_claim_bus() and spi_release_bus()
- Add spi_free_slave()
- spi_setup() is now called spi_setup_slave() and returns a
struct spi_slave
- soft_spi now supports four SPI modes (CPOL|CPHA)
- Add bus parameter to spi_setup_slave()
- Convert the new i.MX32 SPI driver
- Convert the new MC13783 RTC driver
Changed in v2:
- Convert the mpc8xxx_spi driver and the mpc8349emds board to the
new API.
Signed-off-by: Haavard Skinnemoen <hskinnemoen@atmel.com>
Tested-by: Guennadi Liakhovetski <lg@denx.de>
2008-05-16 09:10:31 +00:00
|
|
|
#define CONFIG_DEFAULT_SPI_BUS 1
|
2010-08-23 18:41:19 +00:00
|
|
|
#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
|
2011-08-26 09:44:52 +00:00
|
|
|
#define CONFIG_MXC_GPIO
|
2008-04-15 11:33:11 +00:00
|
|
|
|
2011-10-08 09:02:53 +00:00
|
|
|
/* PMIC Controller */
|
2012-11-13 03:22:14 +00:00
|
|
|
#define CONFIG_POWER
|
|
|
|
#define CONFIG_POWER_SPI
|
|
|
|
#define CONFIG_POWER_FSL
|
2010-04-16 15:11:19 +00:00
|
|
|
#define CONFIG_FSL_PMIC_BUS 1
|
|
|
|
#define CONFIG_FSL_PMIC_CS 0
|
|
|
|
#define CONFIG_FSL_PMIC_CLK 1000000
|
2010-08-23 18:41:19 +00:00
|
|
|
#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
|
2011-10-08 09:02:53 +00:00
|
|
|
#define CONFIG_FSL_PMIC_BITLEN 32
|
2011-10-24 06:44:15 +00:00
|
|
|
#define CONFIG_RTC_MC13XXX
|
2008-04-15 11:33:11 +00:00
|
|
|
|
2008-04-14 08:53:12 +00:00
|
|
|
/* allow to overwrite serial and ethaddr */
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
|
|
|
|
/***********************************************************
|
|
|
|
* Command definition
|
|
|
|
***********************************************************/
|
|
|
|
#define CONFIG_CMD_PING
|
2008-04-27 22:25:32 +00:00
|
|
|
#define CONFIG_CMD_DHCP
|
2008-04-15 11:33:11 +00:00
|
|
|
#define CONFIG_CMD_SPI
|
|
|
|
#define CONFIG_CMD_DATE
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
|
2008-04-27 22:25:32 +00:00
|
|
|
#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
|
2008-04-15 11:33:11 +00:00
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"netdev=eth0\0" \
|
|
|
|
"uboot_addr=0xa0000000\0" \
|
|
|
|
"uboot=mx31ads/u-boot.bin\0" \
|
|
|
|
"kernel=mx31ads/uImage\0" \
|
|
|
|
"nfsroot=/opt/eldk/arm\0" \
|
|
|
|
"bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
|
|
|
|
"bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
|
|
|
|
"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
|
|
|
|
"bootcmd=run bootcmd_net\0" \
|
|
|
|
"bootcmd_net=run bootargs_base bootargs_nfs; " \
|
|
|
|
"tftpboot ${loadaddr} ${kernel}; bootm\0" \
|
|
|
|
"prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
|
|
|
|
"protect off ${uboot_addr} 0xa003ffff; " \
|
|
|
|
"erase ${uboot_addr} 0xa003ffff; " \
|
|
|
|
"cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
|
|
|
|
"setenv filesize; saveenv\0"
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2009-08-25 20:09:37 +00:00
|
|
|
#define CONFIG_CS8900
|
|
|
|
#define CONFIG_CS8900_BASE 0xb4020300
|
|
|
|
#define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
|
2008-04-03 15:04:22 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The MX31ADS board seems to have a hardware "peculiarity" confirmed under
|
|
|
|
* U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
|
|
|
|
* controller inverted. The controller is capable of detecting and correcting
|
|
|
|
* this, but it needs 4 network packets for that. Which means, at startup, you
|
|
|
|
* will not receive answers to the first 4 packest, unless there have been some
|
|
|
|
* broadcasts on the network, or your board is on a hub. Reducing the ARP
|
|
|
|
* timeout from default 5 seconds to 200ms we speed up the initial TFTP
|
|
|
|
* transfer, should the user wish one, significantly.
|
|
|
|
*/
|
|
|
|
#define CONFIG_ARP_TIMEOUT 200UL
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
2008-04-14 08:53:12 +00:00
|
|
|
/* Print Buffer Size */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x10000
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING 1
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Physical Memory Map
|
|
|
|
*/
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
#define PHYS_SDRAM_1 CSD0_BASE
|
|
|
|
#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
|
2011-06-05 06:26:49 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
|
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
|
|
|
|
CONFIG_SYS_GBL_DATA_OFFSET)
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* FLASH and environment organization
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE CS0_BASE
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
|
2008-04-14 08:53:12 +00:00
|
|
|
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH 1
|
2011-06-06 05:06:07 +00:00
|
|
|
#define CONFIG_ENV_SECT_SIZE (128 * 1024)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
|
2011-06-06 05:06:07 +00:00
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
|
2008-04-03 15:04:22 +00:00
|
|
|
|
|
|
|
/* Address and size of Redundant Environment Sector */
|
2011-06-06 05:06:07 +00:00
|
|
|
#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
|
2008-04-03 15:04:22 +00:00
|
|
|
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* CFI FLASH driver setup
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
|
2008-08-12 23:40:42 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
|
2008-04-03 15:04:22 +00:00
|
|
|
#define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
|
|
|
|
#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
|
2008-04-14 08:53:12 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* JFFS2 partitions
|
|
|
|
*/
|
2009-03-19 12:30:36 +00:00
|
|
|
#undef CONFIG_CMD_MTDPARTS
|
2008-04-14 08:53:12 +00:00
|
|
|
#define CONFIG_JFFS2_DEV "nor0"
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|