2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2018-01-05 10:46:16 +00:00
|
|
|
/*
|
|
|
|
* dts file for Xilinx ZynqMP Mini Configuration
|
|
|
|
*
|
|
|
|
* (C) Copyright 2018, Xilinx, Inc.
|
|
|
|
*
|
2023-09-22 10:35:35 +00:00
|
|
|
* Siva Durga Prasad Paladugu <siva.durga.prasad.paladugu@amd.com>
|
2018-01-05 10:46:16 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
|
|
|
|
/ {
|
2018-11-21 14:52:31 +00:00
|
|
|
model = "ZynqMP MINI EMMC0";
|
2018-01-05 10:46:16 +00:00
|
|
|
compatible = "xlnx,zynqmp";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &dcc;
|
|
|
|
mmc0 = &sdhci0;
|
|
|
|
};
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
stdout-path = "serial0:115200n8";
|
|
|
|
};
|
|
|
|
|
|
|
|
memory@0 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x0 0x0 0x0 0x20000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dcc: dcc {
|
|
|
|
compatible = "arm,dcc";
|
|
|
|
status = "disabled";
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-01-05 10:46:16 +00:00
|
|
|
};
|
|
|
|
|
2018-06-05 09:48:32 +00:00
|
|
|
clk_xin: clk_xin {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <200000000>;
|
|
|
|
};
|
|
|
|
|
2018-01-05 10:46:16 +00:00
|
|
|
amba: amba {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
sdhci0: sdhci@ff160000 {
|
2023-02-13 15:56:33 +00:00
|
|
|
bootph-all;
|
2018-01-05 10:46:16 +00:00
|
|
|
compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
|
|
|
|
status = "disabled";
|
2021-02-16 14:02:14 +00:00
|
|
|
non-removable;
|
|
|
|
bus-width = <8>;
|
2018-01-05 10:46:16 +00:00
|
|
|
reg = <0x0 0xff160000 0x0 0x1000>;
|
|
|
|
clock-names = "clk_xin", "clk_ahb";
|
2018-11-29 09:27:17 +00:00
|
|
|
clocks = <&clk_xin &clk_xin>;
|
2018-01-05 10:46:16 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&dcc {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&sdhci0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|