2014-10-03 10:21:06 +00:00
|
|
|
/*
|
2017-01-15 05:59:05 +00:00
|
|
|
* Copyright (C) 2011-2015 Panasonic Corporation
|
|
|
|
* Copyright (C) 2015-2017 Socionext Inc.
|
|
|
|
* Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-10-03 10:21:06 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
2015-05-29 08:30:00 +00:00
|
|
|
#include <linux/io.h>
|
2016-01-08 16:51:13 +00:00
|
|
|
|
|
|
|
#include "../init.h"
|
|
|
|
#include "sbc-regs.h"
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2017-01-15 05:59:05 +00:00
|
|
|
#define SBCTRL0_ADMULTIPLX_PERI_VALUE 0x33120000
|
|
|
|
#define SBCTRL1_ADMULTIPLX_PERI_VALUE 0x03005500
|
|
|
|
#define SBCTRL2_ADMULTIPLX_PERI_VALUE 0x14000020
|
|
|
|
|
|
|
|
#define SBCTRL0_ADMULTIPLX_MEM_VALUE 0x33120000
|
|
|
|
#define SBCTRL1_ADMULTIPLX_MEM_VALUE 0x03005500
|
|
|
|
#define SBCTRL2_ADMULTIPLX_MEM_VALUE 0x14000010
|
|
|
|
|
2016-03-18 07:41:44 +00:00
|
|
|
/* slower but LED works */
|
|
|
|
#define SBCTRL0_SAVEPIN_PERI_VALUE 0x55450000
|
|
|
|
#define SBCTRL1_SAVEPIN_PERI_VALUE 0x07168d00
|
|
|
|
#define SBCTRL2_SAVEPIN_PERI_VALUE 0x34000009
|
|
|
|
#define SBCTRL4_SAVEPIN_PERI_VALUE 0x02110110
|
|
|
|
|
|
|
|
/* faster but LED does not work */
|
|
|
|
#define SBCTRL0_SAVEPIN_MEM_VALUE 0x55450000
|
|
|
|
#define SBCTRL1_SAVEPIN_MEM_VALUE 0x06057700
|
|
|
|
/* NOR flash needs more wait counts than SRAM */
|
|
|
|
#define SBCTRL2_SAVEPIN_MEM_VALUE 0x34000009
|
|
|
|
#define SBCTRL4_SAVEPIN_MEM_VALUE 0x02110210
|
|
|
|
|
2017-01-15 05:59:05 +00:00
|
|
|
static void __uniphier_sbc_init(int savepin)
|
2014-10-03 10:21:06 +00:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Only CS1 is connected to support card.
|
|
|
|
* BKSZ[1:0] should be set to "01".
|
|
|
|
*/
|
2017-01-15 05:59:05 +00:00
|
|
|
if (savepin) {
|
|
|
|
writel(SBCTRL0_SAVEPIN_PERI_VALUE, SBCTRL10);
|
|
|
|
writel(SBCTRL1_SAVEPIN_PERI_VALUE, SBCTRL11);
|
|
|
|
writel(SBCTRL2_SAVEPIN_PERI_VALUE, SBCTRL12);
|
|
|
|
writel(SBCTRL4_SAVEPIN_PERI_VALUE, SBCTRL14);
|
|
|
|
} else {
|
|
|
|
writel(SBCTRL0_ADMULTIPLX_MEM_VALUE, SBCTRL10);
|
|
|
|
writel(SBCTRL1_ADMULTIPLX_MEM_VALUE, SBCTRL11);
|
|
|
|
writel(SBCTRL2_ADMULTIPLX_MEM_VALUE, SBCTRL12);
|
|
|
|
}
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2014-12-05 15:03:19 +00:00
|
|
|
if (boot_is_swapped()) {
|
2014-10-03 10:21:06 +00:00
|
|
|
/*
|
|
|
|
* Boot Swap On: boot from external NOR/SRAM
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x42000000-0x43ffffff is a mirror of 0x40000000-0x41ffffff.
|
2014-10-03 10:21:06 +00:00
|
|
|
*
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x40000000-0x41efffff, 0x42000000-0x43efffff: memory bank
|
|
|
|
* 0x41f00000-0x41ffffff, 0x43f00000-0x43ffffff: peripherals
|
2014-10-03 10:21:06 +00:00
|
|
|
*/
|
|
|
|
writel(0x0000bc01, SBBASE0);
|
2014-12-05 15:03:19 +00:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Boot Swap Off: boot from mask ROM
|
2015-09-11 11:17:47 +00:00
|
|
|
* 0x40000000-0x41ffffff: mask ROM
|
|
|
|
* 0x42000000-0x43efffff: memory bank (31MB)
|
|
|
|
* 0x43f00000-0x43ffffff: peripherals (1MB)
|
2014-12-05 15:03:19 +00:00
|
|
|
*/
|
|
|
|
writel(0x0000be01, SBBASE0); /* dummy */
|
|
|
|
writel(0x0200be01, SBBASE1);
|
2014-10-03 10:21:06 +00:00
|
|
|
}
|
2017-01-15 05:59:05 +00:00
|
|
|
}
|
2015-09-21 15:27:39 +00:00
|
|
|
|
2017-01-15 05:59:05 +00:00
|
|
|
void uniphier_sbc_init_admulti(void)
|
|
|
|
{
|
|
|
|
__uniphier_sbc_init(0);
|
|
|
|
}
|
|
|
|
|
|
|
|
void uniphier_sbc_init_savepin(void)
|
|
|
|
{
|
|
|
|
__uniphier_sbc_init(1);
|
2014-10-03 10:21:06 +00:00
|
|
|
}
|